# DDR2 SDRAM 512Mbit Datesheet XCBA32M16FR-G6NAY # 深圳市芯存科技有限公司 Tel: 0755-29708864 Technical support: fae@szxincun.com Website: www.szxincun.com # Copyright © 2022 Xincun Co., Ltd. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without written permission of Xincun Co., Ltd. # **Disclaimer** Xincun provides this document "as is", without warranty of any kind. Xincun may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors. # **Trademarks** ChipSiP is a trademark of Xincun Co., Ltd. Other names mentioned in this document are trademarks/registered trademarks of their respective owners. # **Using This Document** This document is intended for hardware and software engineer's general information on the XCBA32M16FR-G6NAY. Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide. # **Revision History** | Revision | Date | Description | |----------|------------|---------------------| | Rev 1.0 | 2022/11/11 | Create new document | | Rev 1.1 | 2023/05/20 | Update logo | # **Document Index** | 1. | INTRO | DUCTION | | | | | | | | |----|--------|-------------------------------------------|----|--|--|--|--|--|--| | | 1.1 | Application | 3 | | | | | | | | | 1.2 | Features | 3 | | | | | | | | 2. | FUNC1 | TION DIAGRAM | 5 | | | | | | | | | 2.1 | DDR2 | 5 | | | | | | | | | 2.2 | DDR2 SDRAM Logic Block Diagram | 6 | | | | | | | | 3. | PIN CC | ONFIGURATION | 7 | | | | | | | | | 3.1 | Pin Assignment | 7 | | | | | | | | | 3.2 | Pin Descriptions | 8 | | | | | | | | 4. | DDR2 | SDRAM SPECIFICATION | 10 | | | | | | | | | 4.1 | State Diagram | 10 | | | | | | | | | 4.2 | GENERAL DESCRIPTION | 11 | | | | | | | | | 4.3 | Operation Mode | 11 | | | | | | | | | 4.4 | Functional Description | 11 | | | | | | | | | 4.5 | Timing Waveforms | | | | | | | | | 5. | PACKA | AGE DIMENSION (84Ball FBGA, 8x12.5x1.2mm) | | | | | | | | | 6. | | NUMBER LOGIC | | | | | | | | # 1. INTRODUCTION XCBA32M16FR-G6NAY is a 512M bits Double-Data-Rate-2 (DDR2) DRAMs by advanced Package technology. XCBA32M16FR-G6NAY offers space saving advantage that could miniaturize your portable device, and it is conformed with Green regulations. # 1.1 Application - Compact DSC / CAR Black Box / Action Cam / 360 Cam - Drone - Wearable # 1.2 Features # **PRODUCT LIST** - XCBA32M16FR-G6NAY - DDR2 SDRAM: 512M bits (4Mx8-Bank x16-bit) # **POWER SUPPLY** - DDR2 SDRAM - DDR2: 1.8V±0.1V # **PACKAGE** - FBGA 8 x 12.5 x 1.2mm, 84 Balls - Ball Pitch: 0.8mm - Weight: TBD # **Temperature** - Operating: 0 to +95°C - Storage: -55 to +100°C # **DDR2 SDRAM** - JEDEC Standard Compliant - JEDEC Standard 1.8V I/O (SSTL 18-compatible) - Power supplies: V<sub>DD</sub> & V<sub>DDQ</sub> = +1.8V 0.1V - Operating temperature: T<sub>C</sub> = 0~95°C (Commercial) - Supports JEDEC clock jitter specification - Fully synchronous operation - Fast clock rate: 400/333MHz - Differential Clock, CK & CK# - Bidirectional single/differential data strobe - DQS & DQS# - 4 internal banks for concurrent operation - 4-bit prefetch architecture - Internal pipeline architecture - Precharge & active power down - Programmable Mode & Extended Mode registers - Posted CAS# additive latency (AL): 0, 1, 2, 3, 4, 5, 6 - WRITE latency = READ latency 1 tck - Burst lengths: 4 or 8 - Burst type: Sequential / Interleave - DLL enable/disable - Off-Chip Driver (OCD) - Impedance Adjustment - Adjustable data-output drive strength - On-die termination (ODT) - RoHS compliant - Auto Refresh and Self Refresh - 8192 refresh cycles / 64ms - 84-ball 8x12.5x1.2mm (max) FBGA - Pb and Halogen Free # **Speed Grade Information** | Speed Gr | ade | Clock Frequency | CAS Latency | t <sub>RCD</sub> (ns) | t <sub>RP</sub> (ns) | |----------|-----|-----------------|-------------|-----------------------|----------------------| | DDR2-80 | 00 | 400MHz | 5 | 12.5 | 12.5 | # 2. FUNCTION DIAGRAM # 2.1 DDR2 # 2.2 DDR2 SDRAM Logic Block Diagram # 3. PIN CONFIGURATION # 3.1 Pin Assignment | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|----------|-----------|-----------|---|---|---|-----------|----------------|----------| | A | DR2_VDD | NC | DR2_VSS | | | | DR2_VSSQ | DR2_DQS01<br>- | DR2_VDDQ | | В | DR2_DQ14 | DR2_VSSQ | DR2_DM01 | | | | DR2_DQS01 | DR2_VSSQ | DR2_DQ15 | | C | DR2_VDDQ | DR2_DQ09 | DR2_VDDQ | | | | DR2_VDDQ | DR2_DQ08 | DR2_VDDQ | | D | DR2_DQ12 | DR2_VSSQ | DR2_DQ11 | | | | DR2_DQ10 | DR2_VSSQ | DR2_DQ13 | | Е | DR2_VDD | NC | DR2_VSS | | | | DR2_VSSQ | DR2_DQS00<br>- | DR2_VDDQ | | F | DR2_DQ08 | DR2_VSSQ | DR2_DM00 | | | | DR2_DQS00 | DR2_VSSQ | DR2_DQ07 | | G | DR2_VDDQ | DR2_DQ01 | DR2_VDDQ | | | | DR2_VDDQ | DR2_DQ00 | DR2_VDDQ | | Н | DR2_DQ04 | DR2_VSSQ | DR2_DQ03 | | | | DR2_DQ02 | DR2_VSSQ | DR2_DQ05 | | J | DR2_VDDL | DR2_VREF | DR2_VSS | | | | DR2_VSSDL | DR2_CLK | DR2_VDD | | K | | DR2_CKE | DR2_WE- | | | | DR2_RAS- | DR2_CLK- | DR2_ODT | | L | NC | DR2_BA00 | DR2_BA01 | | | | DR2_CAS- | DR2_CS- | | | M | | DR2_ADR10 | DR2_ADR01 | | | | DR2_ADR02 | DR2_ADR00 | DR2_VDD | | N | DR2_VSS | DR2_ADR03 | DR2_ADR05 | | | | DR2_ADR06 | DR2_ADR04 | | | P | | DR2_ADR07 | DR2_ADR09 | | | | DR2_ADR11 | DR2_ADR08 | DR2_VSS | | R | DR2_VDD | DR2_ADR12 | NC | | | | NC | NC | | **TOP VIEW** 3.2 Pin Descriptions | Type Symbol | Description | Type Symbol | Description | |-------------|--------------|-------------|--------------------------------------| | I | Input | Р | Power | | 0 | Output | G | Ground | | I/O | Bi-direction | X | No connect (No function, don't care) | | Symbol | Туре | Count | Description | |--------------------------------------------------------------------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DR2_ADR[0012]<br>(A0-A12) | I | 13 | DDR2 SDRAM Address Input DR2_ADR[0012] | | DR2_BA[0001]<br>(BA0~BA1) | I | 2 | DDR2 SDRAM Bank Address DR2_BA[0002] | | DR2_DQ[0015]<br>(DQ0~DQ15) | I/O | 16 | DDR2 SDRAM Data I/O | | $\overline{ ext{DR2\_WE-} }$ ,/WE, WE#) | I | 1 | DDR2 SDRAM Write Enable, Active Low. | | DR2_RAS-<br>(RAS ,/RAS, RAS#) | I | 1 | DDR2 SDRAM Row Address Strobe, Active Low. | | DR2_CAS- (CAS,/CAS, CAS#) | I | 1 | DDR2 SDRAM Column Address Strobe, Active Low. | | DR2_CKE<br>(CKE) | I | 1 | DDR2 SDRAM Clock Enable. | | DR2_CLK<br>(CK) | I | 1 | DDR2 SDRAM Positive Edge Clock Input | | DR2_CLK- (CLK ,/CLK) | I | 1 | DDR2 SDRAM Negative Edge Clock Input | | $\frac{DR2\_CS-}{(CS_{,/CS,CS\#})}$ | I | 1 | DDR2 SDRAM Chip Select, Active Low. | | DR2_ODT<br>(ODT) | I | 1 | DDR2 SDRAM On Die Termination Enable. It enables termination resistance internal to the DRAM. DR2_ODT is applied to each DR2_DQ[0015], DR2_DQS[0001], DR2_DQS[0001]- and DR2_DR2_DM[0001] signals For x16 configuration DR2_ODT is applied to each DR2_DQ[0015], DR2_DQS[0001], DR2_DQS[0001]-, DR2_DM[0001] signal. DR2_ODT will be ignored if EMRS disable the function. | | DR2_DQS00<br>(LDQS)<br>DR2_DQS00-<br>(LDQS,/LDQS)<br>DR2_DQS01<br>(UDQS)<br>DR2_DQS01-<br>(UDQS,/UDQS) | I/O | 4 | DDR2 SDRAM Data Strobe, output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16 component, DR2_DQS00 corresponds to the data on DR2_DQ[0007]; DR2_DQS01 corresponds to the data on DR2_DQ[0815]. The data strobes DR2_DQS00, DR2_DQS01 may be used in single ended mode or paired with optional complimentary signals DR2_DQS00-, DR2_DQS01- to provide differential pair signaling to the system during both reads and writes. AN EMRS(1) control bit enables or disables all complementary data strobe signals. | | (DQS, /DQS) | | | | # XCBA32M16FR-G6NAY 512M bits (4M x 8-Bank x 16-bit) DDR2 SDRAM | Symbol | Type | Count | Description | |----------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | DR2_DM00<br>(LDM)<br>DR2_DM01<br>(UDM) | I | 2 | DDR2 SDRAM DR2_DQ[0015] Mask Enable, where DR2_DM00: Lower Byte Write Mask Enable for DR2_DQ[0007], DR2_DM01: Upper Byte Write Mask Enable for DR2_DQ[0815]. | | DR2_VREF<br>(VREF) | Р | 1 | DDR2 SDRAM Reference Voltage , DR2_VREF = 0.5*DR2_VDDQ | | DR2_VDD<br>(VDD) | Р | 5 | DDR2 SDRAM Power Supply | | DR2_VDDQ<br>(VDDQ) | Р | 10 | DDR2 SDRAM Power Supply for DR2_DQ[0015] | | DR2_VDDL<br>(VDDL) | Р | 1 | DDR2 SDRAM Power Supply for the DLL to provide improved noise immunity | | DR2_VSSDL<br>(VSSDL) | G | 1 | DDR2 SDRAM Ground for the DLL to provide improved noise immunity. | | DR2_VSS<br>(VSS) | G | 5 | DDR2 SDRAM Ground | | DR2_VSSQ<br>(VSSQ) | G | 10 | DDR2 SDRAM Ground for DR2_DQ[0015] | | NC | Х | 6 | Not Connect Pin (Don't Care) | # 4. DDR2 SDRAM SPECIFICATION # 4.1 State Diagram # Note: 1. Use caution with this diagram. It is indented to provide a floorplan of the possible state transitions and the commands to control them, not all details. In particular situations involving more than one bank, enabling/disabling on-die termination, Power Down entry/exit, timing restrictions during state transitions, among other things, are not captured in full detail. # 4.2 GENERAL DESCRIPTION The XCBA32M16FR-G6NAY is a high-speed CMOS Double- Data-Rate-Two (DDR2), synchronous dynamic random-access memory(SDRAM) containing 512 Mbits in a 16- bit wide data I/Os. It is internally configured as a quad bank DRAM, 4 banks x 8Mb addresses x 16 I/Os. The device is designed to comply with DDR2 DRAM key features such as posted CAS# with additive latency, Write latency = Read latency -1, Off-Chip Driver (OCD) impedance adjustment, and On Die Termination(ODT). All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and CK# falling). All I/Os are synchronized with a pair of bidirectional strobes (DQS and DQS#) in a source synchronous fashion. The address bus is used to convey row, column, and bank address information in RAS #, CAS# multiplexing style. Accesses begin with the registration of a Bank Activate command, and then it is followed by a Read or Write command. Read and write accesses to the DDR2 SDRAM are 4 or 8-bit burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Operating the four memory banks in an interleaved fashion allows random access operation to occur at a higher rate than is possible with standard DRAMs. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. A sequential and gapless data rate is possible depending on burst length, CAS latency, and speed grade of the device. # 4.3 Operation Mode The following tables provide a quick reference of available DDR2 SDRAM commands, including CKE power-down modes and bank-to-bank commands. **Table 4-1 Truth Table** | Command | State | CKE <sub>n4</sub> | CKEn | DM | BA0,1 | A10 | A0-9,<br>11-12 | CS# | RAS# | CAS# | WE# | |---------------------------------------|-----------------------|-------------------|------|----|-------|-----|----------------------|-----|------|------|-----| | BankActivate | Idle <sup>(3)</sup> | Н | Н | Χ | V | Rov | v address | L | L | Н | Н | | Single Bank Precharge | Any | Н | Н | Χ | V | L | Х | L | L | Н | L | | All Banks Precharge | Any | Н | Н | Χ | Х | Н | Х | L | L | Н | L | | Write | Active <sup>(3)</sup> | Н | Н | Χ | V | L | Column | L | Н | Г | L | | Write with AutoPrecharge | Active <sup>(3)</sup> | Н | Н | Х | V | Н | address<br>(A0 – A9) | L | Н | L | L | | Read | Active <sup>(3)</sup> | Н | Н | Χ | V | L | Column | L | Н | П | Н | | Read and Autoprecharge | Active <sup>(3)</sup> | Н | Н | Х | V | Н | address<br>(A0 – A9) | L | Н | L | Н | | (Extended) Mode Register Set | ldle | Н | Н | Χ | V | 0 | P code | L | L | Г | L | | No-Operation | Any | Н | Х | Χ | Х | Х | Х | L | Н | Н | Н | | Device Deselect | Any | Н | Х | Χ | Х | Х | X | Н | Х | Χ | Х | | Refresh | Idle | Н | Н | Χ | Х | Х | Х | L | L | Г | Н | | SelfRefresh Entry | Idle | Н | L | Χ | Х | Х | Х | L | L | Г | Н | | CalfDafrack Evit | امالم | | | Х | x | X | X | Н | Х | Χ | Х | | SelfRefresh Exit | ldle | L | Н | X | ^ | _ ^ | ^ | L | Н | Н | Н | | Device Device Made Finter | امالم | Н | | Х | х | | Х | Н | Х | Х | Х | | Power Down Mode Entry | ldle | | L | Χ | ^ | X | ^ | L | Н | Н | Н | | Davis Davis Mada Frit | A | | | V | | · · | V | Н | Х | Х | Х | | Power Down Mode Exit | Any | L | Н | X | X | X | X | L | Н | Н | Н | | Data Input Mask Disable | Active | Н | Х | L | Х | Х | Х | Х | Х | Х | Х | | Data Input Mask Enable <sup>(4)</sup> | Active | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | #### Notes: - 1. V=Valid data, X=Don't Care, L=Low level, H=High level - 2. CKE<sub>n</sub> signal is input level when commands are provided. - CKE<sub>n-1</sub> signal is input level one clock cycle before the commands are provided. - 3. These are states of bank designated by BA signal. - 4. LDM and UDM can be enabled respectively. # 4.4 Functional Description # XCBA32M16FR-G6NAY # 512M bits (4M x 8-Bank x 16-bit) DDR2 SDRAM Read and write accesses to the DDR2 SDRAM are burst oriented; accesses start at a selected location and continue for a burst length of four or eight in a programmed sequence. Accesses begin with the registration of an Active command, which is then followed by a Read or Write command. The address bits registered coincident with the active command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A12 select the row). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst access and to determine if the auto precharge command is to be issued. Prior to normal operation, the DDR2 SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation. # Power-up and Initialization DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. The following sequence is required for POWER UP and Initialization. - 1. Apply power and attempt to maintain CKE below 0.2 x $V_{DDQ}$ and ODT \*1 at a low state (all other inputs may be undefined.) The $V_{DD}$ voltage ramp time must be no greater than 200ms from when $V_{DD}$ ramps from 300mV to $V_{DD}$ min; and during the $V_{DD}$ voltage ramp, $|V_{DD}-V_{DDQ}| \le 0.3$ V - V<sub>DD</sub>, V<sub>DDL</sub> and V<sub>DDQ</sub> are driven from a single power converter output, AND - V<sub>TT</sub> is limited to 0.95 V max, AND - V<sub>REF</sub> tracks V<sub>DDQ</sub>/2. or - Apply $V_{\text{DD}}$ before or at the same time as $V_{\text{DDL}}$ . - Apply V<sub>DDL</sub> before or at the same time as V<sub>DDQ</sub>. - Apply V<sub>DDQ</sub> before or at the same time as V<sub>TT</sub> & V<sub>REF</sub>. At least one of these two sets of conditions must be met. - 2. Start clock and maintain stable condition. - 3. For the minimum of 200 s after stable power and clock (CK, CK#), then apply NOP or deselect and take CKE HIGH. - 4. Wait minimum of 400ns then issue precharge all command. NOP or deselect applied during 400ns period. - 5. Issue EMRS(2) command. (To issue EMRS (2) command. provide "LOW" to BA0. "HIGH" to BA1.) - 6. Issue EMRS (3) command. (To issue EMRS (3) command, provide "HIGH" to BA0 and BA1.) - 7. Issue EMRS to enable DLL. (To issue "DLL Enable" command, provide "LOW" to A0, "HIGH" to BA0 and "LOW" to BA1.) - 8. Issue a Mode Register Set command for "DLL reset". (To issue DLL reset command, provide "HIGH" to A8 and "LOW" to BA0-1) - 9. Issue precharge all command. - 10. Issue 2 or more auto-refresh commands. - 11.Issue a mode register set command with LOW to A8 to initialize device operation. (i.e. to program operating parameters without resetting the DLL.) - 12.At least 200 clocks after step 8, execute OCD Calibration (Off Chip Driver impedance adjustment).If OCD calibration is not used, EMRS OCD Default command (A9=A8=A7=HIGH) followed by EMRS OCD calibration Mode Exit command (A9=A8=A7=LOW) must be issued with other operating parameters of EMRS. - 13. The DDR2 SDRAM is now ready for normal operation. #### Note: 1. To guarantee ODT off, $V_{\text{REF}}$ must be valid and a LOW level must be applied to the ODT pin. # Mode Register Set (MRS) The mode register stores the data for controlling the various operating modes of DDR2 SDRAM. It controls CAS latency, burst length, burst sequence, test mode, DLL reset, WR, and various vendor specific options to make DDR2 SDRAM useful for various applications. The default value of the mode register is not defined, therefore the mode register must be programmed during initialization for proper operation. The mode register is written by asserting LOW on CS#, RAS#, CAS#, WE#, BA0 and BA1, while controlling the state of address pins A0 - A12. The DDR2 SDRAM should be in all bank precharge state with CKE already HIGH prior to writing into the mode register. The mode register set command cycle time (tmrd) is required to complete the write operation to the mode register. The mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all bank are in the precharge state. The mode register is divided into various fields depending on functionality. - Burst Length Field (A2, A1, A0): This field specifies the data length of column access and selects the Burst Length. - Addressing Mode Select Field (A3): The Addressing Mode can be Interleave Mode or Sequential Mode. Both Sequential Mode and Interleave Mode support burst length of 4 and 8. - CAS Latency Field (A6, A5, A4): This field specifies the number of clock cycles from the assertion of the Read command to the first read data. The minimum whole value of CAS Latency depends on the frequency of CK. The minimum whole value satisfying the following formula must be programmed into this field. t<sub>CAC(min)</sub> ≤ CAS Latency X t<sub>CK</sub> - Test Mode field (A7); DLL Reset Mode field (A8): These two bits must be programmed to "00" in normal operation. - (BA0, BA1): Bank addresses to define MRS selection. # **Table 4-2 Mode Register Bitmap** # Note: 1. For DDR2-800/667, WR min is determined by $t_{CK}$ (avg) max and WR max is determined by $t_{CK}$ (avg) min. WR [cycles] = RU $\{t_{WR}[ns]/t_{CK}(avg)[ns]\}$ , where RU stands for round up. The mode register must be programmed to this value. This is also used with $t_{RP}$ to determine $t_{DAL}$ . # Extended Mode Register Set (EMRS) EMR(1) The extended mode register(1) stores the data for enabling or disabling the DLL, output driver strength, ODT value selection and additive latency. The default value of the extended mode register is not defined, therefore the extended mode register must be written after power-up for proper operation. The extended mode register is written by asserting LOW on CS#, RAS#, CAS#, WE#, BA1 and HIGH on BA0, while controlling the states of address pins A0 ~ A12. The DDR2 SDRAM should be in all bank precharge with CKE already HIGH prior to writing into the extended mode register. The mode register set command cycle time (tmrd) must be satisfied to complete the write operation to the extended mode register. Mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state. A0 is used for DLL enable or disable. A1 is used for enabling a half strength data-output driver. A3~A5 determine the additive latency, A2 and A6 are used for ODT value selection, A7~A9 are used for OCD control, A10 is used for DQS# disable. - DLL Enable/Disable: The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to normal operation after having the DLL disabled. The DLL is automatically disabled when entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any time the DLL is enabled (and subsequently reset), 200 clock cycles must occur before a Read command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the tac or tdocsck parameters. Table 4-3 Extended Mode Register EMR (1) Bitmap #### Notes: - 1. When Adjust mode is issued, AL from previously set value must be applied. - 2. After setting to default, OCD calibration mode needs to be exited by setting A9-A7 to 000. - 3. Output disabled DQs, DQSs, DQSs#. This feature is intended to be used during IDD characterization of read current. # EMR(2) The extended mode register (2) controls refresh related features. The default value of the extended mode register (2) is not defined, therefore the extended mode register (2) must be written after power-up for proper operation. The extended mode register(2) is written by asserting LOW on CS#, RAS#, CAS#, WE#, HIGH on BA1 and LOW on BA0, while controlling the states of address pins A0 ~ A12. The DDR2 SDRAM should be in all bank precharge with CKE already HIGH prior to writing into the extended mode register (2). The mode register set command cycle time (t<sub>MRD</sub>) must be satisfied to complete the write operation to the extended mode register (2). Mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state. Table 4-4 Extended Mode Register EMR (2) Bitmap #### Notes: - 1. The rest bits in EMRS(2) are reserved for future use and all bits in EMRS(2) except A0-A2, A7, BA0 and BA1 must be programmed to 0 when setting the extended mode register(2) during initialization. - 2. Due to the migration nature, user needs to ensure the DRAM part supports higher than 95°C Tcase temperature self- refresh entry. If the high temperature self-refresh mode is supported then controller can set the EMRS2[A7] bit to enable the self-refresh rate in case of higher than 95°C temperature self-refresh operation. - 3. If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified location will be lost if self refresh is entered. Data integrity will be maintained if tREF conditions are met and no Self Refresh command is issued. - 4. DCC (Duty Cycle Corrector) implemented, user may be given the controllability of DCC thru EMR (2) [A3] bit. #### **EMR(3)** No function is defined in extended mode register(3). The default value of the extended mode register(3) is not defined, therefore the extended mode register(3) must be programmed during initialization for proper operation. #### Table 4-5 Extended Mode Register EMR (3) Bitmap | BA1 | BA0 | A12 | A11 | A10 | A9 | A8 | <b>A</b> 7 | A6 | <b>A</b> 5 | <b>A4</b> | А3 | A2 | <b>A1</b> | A0 | Address Field | |-----|-----|-----|-----|-----|----|----|------------|-----|------------|-----------|----|----|-----------|----|---------------------------| | 1 | 1 | | | | | | | 0*1 | | | | | | | Extended Mode Register(3) | #### Note: 1. All bits in EMR (3) except BA0 and BA1 are reserved for future use and must be set to 0 when programming the EMR (3). # Off-chip drive (OCD) impedance adjustment DDR2 SDRAM supports driver calibration feature and the following flow chart is an example of sequence. Every calibration mode command should be followed by "OCD calibration mode exit" before any other command being issued. All MR should be programmed before entering OCD impedance adjustment and ODT (On Die Termination) should be carefully controlled depending on system environment. Figure 4-1 OCD impedance adjustment sequence # - Extended mode register for OCD impedance adjustment OCD impedance adjustment can be done using the following EMRS mode. In drive mode all outputs are driven out by DDR2 SDRAM. In Drive (1) mode, all DQ, DQS signals are driven HIGH and all DQS# signals are driven LOW. In Drive (0) mode, all DQ, DQS signals are driven LOW and all DQS# signals are drive HIGH. In adjust mode, BL = 4 of operation code data must be used. In case of OCD calibration default, output driver characteristics have a nominal impedance value of 18 Ohms during nominal temperature and voltage conditions. Output driver characteristics for OCD calibration default are specified in the following table. OCD applies only to normal full strength output drive setting defined by EMRS and if half strength is set, OCD default driver characteristics are not applicable. When OCD calibration adjust mode is used, OCD default output driver characteristics are not applicable. After OCD calibration is completed or driver strength is set to default, subsequent EMRS commands not intended to adjust OCD characteristics must specify A7~A9 as '000' in order to maintain the default or calibrated value. #### Table 4-6 OCD drive mode program | A9 | A8 | A7 | operation | | | | | |----|----|----|-------------------------------------|--|--|--|--| | 0 | 0 | 0 | OCD calibration mode exit | | | | | | 0 | 0 | 1 | Drive(1) DQ, DQS, HIGH and DQS# LOW | | | | | | 0 | 1 | 0 | Drive(0) DQ, DQS, LOW and DQS# HIGH | | | | | | 1 | 0 | 0 | Adjust mode | | | | | | 1 | 1 | 1 | OCD calibration default | | | | | # - OCD impedance adjust To adjust output driver impedance, controllers must issue the ADJUST EMRS command along with a 4bit burst code to DDR2 SDRAM as in the following table. For this operation, Burst Length has to be set to BL = 4 via MRS command before activating OCD and controllers must drive this burst code to all DQs at the same time. DT0 in the following table means all DQ bits at bit time 0, DT1 at bit time 1, and so forth. The driver output impedance is adjusted for all DDR2 SDRAM DQs simultaneously and after OCD calibration, all DQs of a given DDR2 SDRAM will be adjusted to the same driver strength setting. The maximum step count for adjustment is 16 and when the limit is reached, further increment or decrement code has no effect. The default setting maybe any step within the 16 step range. When Adjust mode command is issued, AL from previously set value must be applied. Table 4-7 OCD adjust mode program | 4bit k | ourst code | inputs to a | II DQs | Ope | ration | |-----------------|-----------------|-----------------|-----------------|-------------------------|---------------------------| | D <sub>T0</sub> | D <sub>T1</sub> | D <sub>T2</sub> | D <sub>T3</sub> | Pull-up driver strength | Pull-down driver strength | | 0 | 0 | 0 | 0 | NOP | NOP | | 0 | 0 | 0 | 1 | Increase by 1 step | NOP | | 0 | 0 | 1 | 0 | Decrease by 1 step | NOP | | 0 | 1 | 0 | 0 | NOP | Increase by 1 step | | 1 | 0 | 0 | 0 | NOP | Decrease by 1 step | | 0 | 1 | 0 | 1 | Increase by 1 step | Increase by 1 step | | 0 | 1 | 1 | 0 | Decrease by 1 step | Increase by 1 step | | 1 | 0 | 0 | 1 | Increase by 1 step | Decrease by 1 step | | 1 | 0 | 1 | 0 | Decrease by 1 step | Decrease by 1 step | | | Other Co | mbinations | • | Rese | erved | # **ODT (On Die Termination)** On Die Termination (ODT) is a feature that allows a DRAM to turn on/off termination resistance for each DQ, UDQS/UDQS#, LDQS/LDQS#, UDM, and LDM signal via the ODT control pin. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DRAM controller to independently turn on/off termination resistance for any or all DRAM devices. The ODT function is supported for ACTIVE and STANDBY modes. It is turned off and not supported in SELF REFRESH mode. Figure 4-2 Functional representation of ODT Switch (sw1, sw2, sw3) is enabled by ODT pin. Selection among sw1, sw2, and sw3 is determined by "Rtt (nominal)" in EMR. Termination included on all DQs, DM, DQS, and DQS# pins **Table 4-8 ODT DC Electrical Characteristics** | Parameter/Condition | Cumbal | Min. | Nom. | Max. | Unit | Note | |---------------------------------------------------------------|-----------|---------|--------|--------|-------|------| | Parameter/Condition | Symbol | IVIIII. | NOIII. | IVIAX. | Ullit | Note | | Rtt effective impedance value for EMRS(A6,A2)=0,1;75 $\Omega$ | Rtt1(eff) | 60 | 75 | 90 | Ω | 1 | | Rtt effective impedance value for EMRS(A6,A2)=1,0;150Ω | Rtt2(eff) | 120 | 150 | 180 | Ω | 1 | | Rtt effective impedance value for EMRS(A6,A2)=1,1;50Ω | Rtt3(eff) | 40 | 50 | 60 | Ω | 1 | | Rtt mismatch tolerance between any pull-up/pull-down pair | Rtt(mis) | -6 | - | 6 | % | 2 | #### Notes: 1. Measurement Definition for Rtt(eff): Apply V<sub>IH</sub> (ac) and V<sub>IL</sub> (ac) to test pin separately, then measure current I (V<sub>IH</sub> (ac)) and I (V<sub>IL</sub> (ac)) respectively. $$Rtt(eff) = \frac{V_{IH}(ac) - V_{IL}(ac)}{I(V_{IH}(ac)) - I(V_{IL}(ac))}$$ 2. Measurement Definition for Rtt (mis): Measure voltage (VM) at test pin (midpoint) with no load. $$Rtt(mis) = \left(\frac{2xVM}{V_{DDQ}} - 1\right) \times 100\%$$ # XCBA32M16FR-G6NAY #### Bank activate command The Bank Activate command is issued by holding CAS# and WE# HIGH with CS# and RAS# LOW at the rising edge of the clock. The bank addresses BA0 and BA1 are used to select the desired bank. The row addresses A0 through A12 are used to determine which row to activate in the selected bank. The Bank Activate command must be applied before any Read or Write operation can be executed. Immediately after the bank active command, the DDR2 SDRAM can accept a read or write command (with or without Auto-Precharge) on the following clock cycle. If a R/W command is issued to a bank that has not satisfied the t<sub>RCD</sub>min specification, then additive latency must be programmed into the device to delay the R/W command which is internally issued to the device. The additive latency value must be chosen to assure t<sub>RCD</sub>min is satisfied. Additive latencies of 0, 1, 2, 3, 4, and 5 are supported. Once a bank has been activated it must be precharged before another Bank Activate command can be applied to the same bank. The bank active and precharge times are defined as t<sub>RAS</sub> and t<sub>RP</sub>, respectively. The minimum time interval between successive Bank Activate commands to the same bank is determined (t<sub>RC</sub>). The minimum time interval between Bank Active commands is t<sub>RRD</sub> #### Read and Write access modes After a bank has been activated, a Read or Write cycle can be executed. This is accomplished by setting RAS# HIGH, CS# and CAS# LOW at the clock's rising edge. WE# must also be defined at this time to determine whether the access cycle is a Read operation (WE# HIGH) or a Write operation (WE# LOW). The DDR2 SDRAM provides a fast column access operation. A single Read or Write Command will initiate a serial Read or Write operation on successive clock cycles. The boundary of the burst cycle is strictly restricted to specific segments of the page length. Any system or application incorporating random access memory products should be properly designed, tested, and qualified to ensure proper use or access of such memory products. Disproportionate, excessive, and/or repeated access to a particular address or addresses may result in reduction of product life. #### Posted CAS# Posted CAS# operation is supported to make command and data bus efficient for sustainable bandwidths in DDR2 SDRAM. In this operation, the DDR2 SDRAM allows a CAS# Read or Write command to be issued immediately after the RAS bank activate command (or any time during the RAS# -CAS#-delay time, t<sub>RCD</sub>, period). The command is held for the time of the Additive Latency (AL) before it is issued inside the device. The Read Latency (RL) is controlled by the sum of AL and the CAS latency (CL). Therefore if a user chooses to issue a R/W command before the t<sub>RCD</sub>min, then AL (greater than 0) must be written into the EMR(1). The Write Latency (WL) is always defined as RL - 1 (Read Latency -1) where Read Latency is defined as the sum of additive latency plus CAS latency (RL=AL+CL). Read or Write operations using AL allow seamless bursts (refer to seamless operation timing diagram examples in Read burst and Write burst section) # **Burst Mode Operation** Burst mode operation is used to provide a constant flow of data to memory locations (Write cycle), or from memory locations (Read cycle). The parameters that define how the burst mode will operate are burst sequence and burst length. The DDR2 SDRAM supports 4 bit and 8 bit burst modes only. For 8 bit burst mode, full interleave address ordering is supported, however, sequential address ordering is nibble based for ease of implementation. The burst length is programmable and defined by the addresses A0 ~ A2 of the MRS. The burst type, either sequential or interleaved, is programmable and defined by the address bit 3 (A3) of the MRS. Seamless burst Read or Write operations are supported. Interruption of a burst Read or Write operation is prohibited, when burst length = 4 is programmed. For burst interruption of a Read or Write burst when burst length = 8 is used, see the "Burst Interruption" section of this datasheet. A Burst Stop command is not supported on DDR2 SDRAM devices. # Table 4-9 Burst Definition, Addressing Sequence of Sequential and Interleave Mode | Buret Length | Start Address | | ess | Cognential | Interleave | |--------------|---------------|----|-----|------------------------|------------------------| | Burst Length | A2 | A1 | A0 | Sequential | interieave | | | Χ | 0 | 0 | 0, 1, 2, 3 | 0, 1, 2, 3 | | 4 | Χ | 0 | 1 | 1, 2, 3, 0 | 1, 0, 3, 2 | | 4 | Χ | 1 | 0 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | Χ | 1 | 1 | 3, 0, 1, 2 | 3, 2, 1, 0 | | | 0 | 0 | 0 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 0 | 0 | 1 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 0 | 1 | 0 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | 8 | 0 | 1 | 1 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | 0 | 1 | 0 | 0 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 1 | 0 | 1 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 1 | 1 | 0 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | 1 | 1 | 1 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | #### **Burst read command** The Burst Read command is initiated by having CS# and CAS# LOW while holding RAS# and WE# HIGH at the rising edge of the clock. The address inputs determine the starting column address for the burst. The delay from the start of the command to when the data from the first cell appears on the outputs is equal to the value of the Read Latency (RL). The data strobe output (DQS) is driven LOW 1 clock cycle before valid data (DQ) is driven onto the data bus. The first bit of the burst is synchronized with the rising edge of the data strobe (DQS). Each subsequent data-out appears on the DQ pin in phase with the DQS signal in a source synchronous manner. The RL is equal to an additive latency (AL) plus CAS Latency (CL). The CL is defined by the Mode Register Set (MRS), similar to the existing SDR and DDR SDRAMs. The AL is defined by the Extended Mode Register Set (1) (EMRS (1)). DDR2 SDRAM pin timings are specified for either single ended mode or differential mode depending on the setting of the EMRS "Enable DQS" mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timings are measured is mode dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at VREF. In differential mode, these timing relationships are measured relative to the cross point of DQS and its complement, DQS#. This distinction in timing methods is guaranteed by design and characterization. Note that when differential data strobe mode is disabled via the EMRS, the complementary pin, DQS#, must be tied externally to VSS through a 20 $\Omega$ to 10K $\Omega$ resistor to insure proper operation. # **Burst write operation** The Burst Write command is initiated by having CS#, CAS# and WE# LOW while holding RAS# HIGH at the rising edge of the clock. The address inputs determine the starting column address. Write latency (WL) is defined by a Read latency (RL) minus one and is equal to (AL + CL -1); and is the number of clocks of delay that are required from the time the Write command is registered to the clock edge associated to the first DQS strobe. A data strobe signal (DQS) should be driven LOW (preamble) one clock prior to the WL. The first data bit of the burst cycle must be applied to the DQ pins at the first rising edge of the DQS following the preamble. The tDQSS specification must be satisfied for each positive DQS transition to its associated clock edge during write cycles. The subsequent burst bit data are issued on successive edges of the DQS until the burst length is completed, which is 4 or 8 bit burst. When the burst has finished, any additional data supplied to the DQ pins will be ignored. The DQ Signal is ignored after the burst write operation is complete. The time from the completion of the burst Write to bank precharge is the write recovery time (WR). DDR2 SDRAM pin timings are specified for either single ended mode or differential mode depending on the setting of the EMRS "Enable DQS" mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timings are measured is mode dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at the specified AC/DC levels. In differential mode, these timing relationships are measured relative to the cross point of DQS and its complement, DQS#. This distinction in timing methods is guaranteed by design and characterization. Note that when differential data strobe mode is disabled via the EMRS, the complementary pin, DQS#, must be tied externally to VSS through a $20\Omega$ to $10K\Omega$ resistor to insure proper operation. #### Write data mask One Write data mask (DM) pin for each 8 data bits (DQ) will be supported on DDR2 SDRAMs, Consistent with the implementation on DDR SDRAMs. It has identical timings on Write operations as the data bits, and though used in a uni-directional manner, is internally loaded identically to data bits to insure matched system timing. DM is not used during read cycles. # Precharge operation The Precharge command is used to precharge or close a bank that has been activated. The Precharge Command is triggered when CS#, RAS# and WE# are LOW and CAS# is HIGH at the rising edge of the clock. The Precharge Command can be used to precharge each bank independently or all banks simultaneously. Three address bits A10, BA1, and BA0 are used to define which bank to precharge when the command is issued. Table 4-10 Bank Selection for Precharge by address bits | A10 | BA1 | BA0 | Precharged Bank(s) | |------|------------|------------|--------------------| | LOW | LOW | LOW | Bank 0 only | | LOW | LOW | HIGH | Bank 1 only | | LOW | HIGH | LOW | Bank 2 only | | LOW | HIGH | HIGH | Bank 3 only | | HIGH | DON'T CARE | DON'T CARE | ALL Banks | # Burst read operation followed by precharge Minimum Read to precharge command spacing to the same bank = AL + BL/2 + max (RTP, 2) - 2 clocks. For the earliest possible precharge, the precharge command may be issued on the rising edge which "Additive latency (AL) + BL/2 clocks" after a Read command. A new bank active (command) may be issued to the same bank after the RAS# precharge time (tRP). A precharge command cannot be issued until tRAS is satisfied. The minimum Read to Precharge spacing has also to satisfy a minimum analog time from the rising clock edge that initiates the last 4-bit prefetch of a Read to Precharge command. This time is called tRTP (Read to Precharge). For BL = 4 this is the time from the actual read (AL after the Read command) to Precharge command. For BL = 8 this is the time from AL + 2 clocks after the Read to the Precharge command. # Burst Write operation followed by precharge Minimum Write to Precharge command spacing to the same bank = WL + BL/2 + tWR. For write cycles, a delay must be satisfied from the completion of the last burst write cycle until the Precharge command can be issued. This delay is known as a write recovery time (tWR) referenced from the completion of the burst write to the Precharge command. No Precharge command should be issued prior to the tWR delay, as DDR2 SDRAM does not support any burst interrupt by a Precharge command. tWR is an analog timing parameter and is not the programmed value for tWR in the MRS. # Auto precharge operation Before a new row in an active bank can be opened, the active bank must be precharged using either the Precharge Command or the auto-precharge function. When a Read or a Write Command is given to the DDR2 SDRAM, the CAS# timing accepts one extra address, column address A10, to allow the active bank to automatically begin precharge at the earliest possible moment during the burst read or write cycle. If A10 is LOW when the READ or WRITE Command is issued, then normal Read or Write burst operation is executed and the bank remains active at the completion of the burst sequence. If A10 is HIGH when the Read or Write Command is issued, then the auto- precharge function is engaged. During auto-precharge, a Read Command will execute as normal with the exception that the active bank will begin to precharge on the rising edge which is CAS latency (CL) clock cycles before the end of the read burst. Auto-precharge also be implemented during Write commands. The precharge operation engaged by the Auto precharge command will not begin until the last data of the burst write sequence is properly stored in the memory array. This feature allows the precharge operation to be partially or completely hidden during burst Read cycles (dependent upon CAS latency) thus improving system performance for random data access. The RAS# lockout circuit internally delays the Precharge operation until the array restore operation has been completed (tRAS satisfied) so that the auto precharge command may be issued with any Read or Write command. # Burst read with auto precharge If A10 is HIGH when a Read Command is issued, the Read with Auto-Precharge function is engaged. The DDR2 SDRAM starts an Auto-Precharge operation on the rising edge which is (AL + BL/2) cycles later from the Read with AP command if tRAS(min) and tRTP are satisfied. If tRAS(min) is not satisfied at the edge, the start point of Auto-Precharge operation will be delayed until tRAS(min) is satisfied. If tRTP(min) is not satisfied at the edge, the start point of Auto-precharge operation will be delayed until tRTP(min) is satisfied. In case the internal precharge is pushed out by tRTP, tRP starts at the point where the internal precharge happens (not at the next rising clock edge after this event). So for BL = 4 the minimum time from Read with Auto-Precharge to the next Activate command becomes AL + tRTP + tRP. For BL = 8 the time from Read with Auto-Precharge to the next Activate command is AL + 2 + tRTP + tRP. Note that both parameters tRTP and tRP have to be rounded up to the next integer value. In any event internal precharge does not start earlier than two clocks after the last 4-bit prefetch. A new bank active (command) may be issued to the same bank if the following two conditions are satisfied simultaneously: - (1) The RAS# precharge time (tRP) has been satisfied from the clock at which the Auto-Precharge begins. - (2) The RAS# cycle time (tRC) from the previous bank activation has been satisfied. # Burst write with auto precharge If A10 is HIGH when a Write Command is issued, the Write with Auto-Precharge function is engaged. The DDR2 SDRAM automatically begins precharge operation after the completion of the burst write plus Write recovery time (tWR). The bank undergoing auto-precharge from the completion of the write burst may be reactivated if the following two conditions are satisfied. - (1) The data-in to bank activate delay time (WR + tRP) has been satisfied. - (2) The RAS# cycle time (tRC) from the previous bank activation has been satisfied. **Table 4-11 Precharge & Auto Precharge Clarification** | From Command | To Command | Minimum Delay between "From Command" to "To Command" | Unit | Notes | |---------------|----------------------------------------|------------------------------------------------------|---------------------------------|-------| | Read | Precharge (to same Bank as Read) | AL+BL/2+max(RTP,2)-2 | 1 | 1 | | Read | Precharge All | AL+BL/2+max(RTP,2)-2 | tck tck tck tck tck tck tck tck | 1,2 | | Read w/AP | Precharge (to same Bank as Read w/AP) | AL+BL/2+max(RTP,2)-2 | тск тск тск тск тск | 10 | | Read W/AP | Precharge All | AL+BL/2+max(RTP,2)-2 | | 1,2 | | \ | Precharge (to same Bank as Write) | WL+BL/2+twR | | ) | | Write | Precharge All | WL+BL/2+t <sub>WR</sub> | ICK | 2 | | Mita/AD | Precharge (to same Bank as Write w/AP) | WL+BL/2+twR | 1 | 2 | | Write w/AP | Precharge All | WL+BL/2+t <sub>WR</sub> | tcк - tcк - tcк - tcк - tcк | 2 | | Drocharge | Precharge (to same Bank as Precharge) | 1 | 4 | 2 | | Precharge - | Precharge All | 1 | | | | Drocharge All | Precharge | 1 | 4 | 2 | | Precharge All | Precharge All | 1 | tск - tск - tск - tск - tск | | #### Notes: - 1. RTP [cycles] =RU {tRTP [ns]/tck (avg) [ns]}, where RU stands for round up. - 2. For a given bank, the precharge period should be counted from the latest precharge command, either one bank precharge or precharge all, issued to that bank. The precharge period is satisfied after t<sub>RP</sub> or t<sub>RP</sub> all (=t<sub>RP</sub> for 4 bank device) depending on the latest precharge command issued to that bank. # XCBA32M16FR-G6NAY #### Refresh command When CS#, RAS# and CAS# are held LOW and WE# HIGH at the rising edge of the clock, the chip enters the Refresh mode (REF). All banks of the DDR2 SDRAM must be precharged and idle for a minimum of the Precharge time (tRP) before the Refresh command (REF) can be applied. An address counter, internal to the device, supplies the bank address during the refresh cycle. No control of the external address bus is required once this cycle has started. When the refresh cycle has completed, all banks of the DDR2 SDRAM will be in the precharged (idle) state. A delay between the Refresh command (REF) and the next Activate command or subsequent Refresh command must be greater than or equal to the Refresh cycle time (tRFC). To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight Refresh commands can be posted to any given DDR2 SDRAM, meaning that the maximum absolute interval between any Refresh command and the next Refresh command is 9 \* tREFI. # Self refresh operation The Self Refresh command can be used to retain data in the DDR2 SDRAM, even if the rest of the system is powered down. When in the Self Refresh mode, the DDR2 SDRAM retains data without external clocking. The DDR2 SDRAM device has a built-in timer to accommodate Self Refresh operation. The Self Refresh Command is defined by having CS#, RAS#, CAS# and CKE# held LOW with WE# HIGH at the rising edge of the clock. ODT must be turned off before issuing Self Refresh command, by either driving ODT pin LOW or using EMRS command. Once the Command is registered, CKE must be held LOW to keep the device in Self Refresh mode. The DLL is automatically disabled upon entering Self Refresh and is automatically enabled upon exiting Self Refresh. When the DDR2 SDRAM has entered Self Refresh mode all of the external signals except CKE, are "don't care". For proper Self Refresh operation all power supply pins (VDD, VDDQ, VDDL and VREF) must be at valid levels. The DRAM initiates a minimum of one refresh command internally within tCKE period once it enters Self Refresh mode. The clock is internally disabled during Self Refresh Operation to save power. The minimum time that the DDR2 SDRAM must remain in Self Refresh mode is tCKE. The user may change the external clock frequency or halt the external clock one clock after Self Refresh entry is registered, however, the clock must be restarted and stable before the device can exit Self Refresh operation. The procedure for exiting Self Refresh requires a sequence of commands. First, the clock must be stable prior to CKE going back HIGH. Once Self Refresh Exit is registered, a delay of at least tXSNR must be satisfied before a valid command can be issued to the device to allow for any internal refresh in progress. CKE must remain HIGH for the entire Self Refresh exit period tXSRD for proper operation except for Self Refresh re-entry. Upon exit from Self Refresh, the DDR2 SDRAM can be put back into Self Refresh mode after waiting at least tXSNR period and issuing one refresh command(refresh period of tRFC). NOP or deselect commands must be registered on each positive clock edge during the Self Refresh exit interval tXSNR. ODT should be turned off during tXSRD. The use of Self Refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is raised for exit from Self Refresh mode. Upon exit from Self Refresh, the DDR2 SDRAM requires a minimum of one extra auto refresh command before it is put back into Self Refresh mode. # XCBA32M16FR-G6NAY #### Power-Down Power-down is synchronously entered when CKE is registered LOW along with NOP or Deselect command. No read or write operation may be in progress when CKE goes LOW. These operations are any of the following: read burst or write burst and recovery. CKE is allowed to go LOW while any of other operations such as row activation, precharge or autoprecharge, mode register or extended mode register command time, or autorefresh is in progress. The DLL should be in a locked state when power-down is entered. Otherwise DLL should be reset after exiting power-down mode for proper read operation. If power-down occurs when all banks are precharged, this mode is referred to as Precharge Power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as Active Power-down. For Active Power-down two different power saving modes can be selected within the MRS register, address bit A12. When A12 is set to "LOW" this mode is referred as "standard active power-down mode" and a fast power-down exit timing defined by the tXARD timing parameter can be used. When A12 is set to "HIGH" this mode is referred as a power saving "LOW power active power-down mode". This mode takes longer to exit from the power-down mode and the tXARDS timing parameter has to be satisfied. Entering power-down deactivates the input and output buffers, excluding CK, CK#, ODT and CKE. Also the DLL is disabled upon entering precharge power-down or slow exit active power-down, but the DLL is kept enabled during fast exit active power-down. In power-down mode, CKE LOW and a stable clock signal must be maintained at the inputs of the DDR2 SDRAM, and all other input signals are "Don't Care". Power-down duration is limited by 9 times tREFI of the device. The power-down state is synchronously exited when CKE is registered HIGH (along with a NOP or Deselect command). A valid, executable command can be applied with power-down exit latency, tXP, tXARD or tXARDS, after CKE goes HIGH. Power-down exit latencies are defined in the AC spec table of this data sheet. # **Asynchronous CKE LOW Event** DRAM requires CKE to be maintained "HIGH" for all valid operations as defined in this datasheet. If CKE asynchronously drops "LOW" during any valid peration DRAM is not guaranteed to preserve the contents of array. If this event occurs, memory controller must satisfy DRAM timing specification tDelay efore turning off the clocks. Stable clocks must exist at the input of DRAM before CKE is raised "HIGH" again. DRAM must be fully re-initialized. DRAM is ready for normal operation after the initialization sequence. # Input clock frequency change during precharge power down DDR2 SDRAM input clock frequency can be changed under following condition: DDR2 SDRAM is in precharged power down mode. ODT must be turned off and CKE must be at logic LOW level. A minimum of 2 clocks must be waited after CKE goes LOW before clock frequency may change. SDRAM input clock frequency is allowed to change only within minimum and maximum operating frequency specified for the particular speed grade. During input clock frequency change, ODT and CKE must be held at stable LOW levels. Once input clock frequency is changed, stable new clocks must be provided to DRAM before precharge power down may be exited and DLL must be RESET via EMRS after precharge power down exit. Depending on new clock frequency an additional MRS command may need to be issued to appropriately set the WR, CL etc. During DLL re-lock period, ODT must remain off. After the DLL lock time, the DRAM is ready to operate with new clock frequency. #### No operation command The No Operation Command should be used in cases when the DDR2 SDRAM is in an idle or a wait state. The purpose of the No Operation Command (NOP) is to prevent the DDR2 SDRAM from registering any unwanted commands between operations. A No Operation Command is registered when CS# is LOW with RAS#, CAS#, and WE# held HIGH at the rising edge of the clock. A No Operation Command will not terminate a previous operation that is still executing, such as a burst read or write cycle. # **Deselect command** The Deselect Command performs the same function as a No Operation Command. Deselect Command occurs when CS# is brought HIGH at the rising edge of the clock, the RAS#, CAS#, and WE# signals become don't cares. #### **Table 4-12 Absolute Maximum DC Ratings** | Symbol | Parameter | Values | Unit | Note | |----------------------------------------------------------------------------|-------------------------------------------------------------|------------|------|------| | V <sub>DD</sub> Voltage on V <sub>DD</sub> pin relative to V <sub>ss</sub> | | -1.0 ~ 2.3 | V | 1,3 | | $V_{DDQ}$ | Voltage on V <sub>DDQ</sub> pin relative to V <sub>ss</sub> | -0.5 ~ 2.3 | V | 1,3 | | $V_{DDL}$ | Voltage on V <sub>DDL</sub> pin relative to V <sub>ss</sub> | -0.5 ~ 2.3 | V | 1,3 | | V <sub>IN</sub> ,V <sub>OUT</sub> | Voltage on any pin relative to V <sub>ss</sub> | -0.5 ~ 2.3 | V | 1,4 | | T <sub>STG</sub> | Storage temperature | -55 ~ 100 | °C | 1,2 | #### Notes: - 1. Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the devices. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - Storage temperature is the case temperature on the center/top side of the DRAM. - 3. When $V_{DD}$ and $V_{DDQ}$ and $V_{DDL}$ are less than 500mV, Vref may be equal to or less than 300mV. - Voltage on any input or I/O may not exceed voltage on V<sub>DDQ</sub>. # **Table 4-13 Operating Temperature Condition** | Symbol | Parameter | Values | Unit | Note | |--------|------------------------------|--------|------|------| | TOPER | Normal operating temperature | 0 ~ 95 | ç | 1,2 | #### Notes: - 1. Operating Temperature is the case surface temperature on the center/top side of the DRAM. - 2. The operation temperature range are the temperature where all DRAM specification will be supported. - Outside of this temperature range, even if it is still within the limit of stress condition, some deviation on portion of operation specification may be required. During operation, the DRAM case temperature must be maintained between 0 95°C under all other specification parameter. However, in some applications, it is desirable to operate the DRAM up to 95°C case temperature. Therefore, two spec options may exist. - a)Supporting 0 95°C with full JEDEC AC & DC specifications. This is the minimum requirements for all operating temperature options. - b)This is an optional feature and not required. Supporting 0 85°C and being able to extend to 95°C with doubling auto-refresh commands in frequency to a 32 ms period (tREFI = 3.9 us). Supporting higher temperature Self-Refresh entry via the control of EMRS (2) bit A7. # **Table 4-14 Recommended DC Operating Conditions** | Symbol | Parameter | Min. | Тур. | Max. | Unit | Note | |------------------|-------------------------------------|-------------------------|------------------------|-------------------------|------|------| | $V_{DD}$ | Power supply voltage | 1.7 | 1.8 | 1.9 | V | 1 | | $V_{DDL}$ | Power supply voltage for DLL | 1.7 | 1.8 | 1.9 | V | 5 | | V <sub>DDQ</sub> | Power supply voltage for I/O Buffer | 1.7 | 1.8 | 1.9 | V | 1,5 | | V <sub>REF</sub> | Input reference voltage | 0.49 x V <sub>DDQ</sub> | 0.5 x V <sub>DDQ</sub> | 0.51 x V <sub>DDQ</sub> | mV | 2,3 | | VTT | Termination voltage | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V | 4 | #### Notes: - 1. There is no specific device VDD supply voltage requirement for SSTL\_18 compliance. However under all conditions $V_{DDQ}$ must be less than or equal to $V_{DD}$ . - 2. The value of $V_{REF}$ may be selected by the user to provide optimum noise margin in the system. Typically the value of $V_{REF}$ is expected to be about 0.5 x $V_{DDQ}$ of the transmitting device and $V_{REF}$ is expected to track variations in $V_{DDQ}$ . - 3. Peak to peak ac noise on V<sub>REF</sub> may not exceed ±2 % V<sub>REF</sub> (dc). - 4. V<sub>TT</sub> of transmitting device must track V<sub>REF</sub> of receiving device. - 5. $V_{DDQ}$ tracks with $V_{DD}$ , $V_{DDL}$ tracks with $V_{DD}$ . AC parameters are measured with $V_{DD}$ , $V_{DDQ}$ and $V_{DDL}$ tied together. # Table 4-15 Input logic level | Symbol | Parameter | DDR2-800/667 | | | Note | |----------------------|-------------------------------------|--------------------------------|--------------------------------------|------|------| | Syllibol | Faranielei | Min. | Max. | Unit | Note | | V <sub>IH</sub> (DC) | DC Input logic High Voltage | V <sub>REF</sub> + 0.125 | V <sub>DDQ</sub> + 0.3 | V | | | V <sub>IL</sub> (DC) | DC Input Low Voltage | -0.3 | V <sub>REF</sub> - 0.125 | V | | | V <sub>IH</sub> (AC) | AC Input High Voltage | V <sub>REF</sub> + 0.2 | V <sub>DDQ</sub> + V <sub>peak</sub> | V | | | V <sub>IL</sub> (AC) | AC Input Low Voltage | VssQ - V <sub>peak</sub> | V <sub>REF</sub> - 0.2 | V | | | V <sub>ID</sub> (AC) | AC Differential Voltage | 0.5 | V <sub>DDQ</sub> | V | 1 | | V <sub>IX</sub> (AC) | AC Differential cross point Voltage | 0.5 x V <sub>DDQ</sub> - 0.175 | 0.5 x V <sub>DDQ</sub> + 0.175 | V | 2 | #### Notes: - 1. V<sub>ID</sub>(AC) specifies the input differential voltage |V<sub>TR</sub> -V<sub>CP</sub>| required for switching, where V<sub>TR</sub> is the true input signal (such as CK, DQS, LDQS or UDQS) and V<sub>CP</sub> is the complementary input signal (such as CK, DQS, LDQS or UDQS). The minimum value is equal to V<sub>IH</sub> (AC) V<sub>IL</sub> (AC). - 2. The typical value of $V_{IX}$ (AC) is expected to be about 0.5 x $V_{DDQ}$ of the transmitting device and $V_{IX}$ (AC) is expected to track variations in $V_{DDQ}$ . $V_{IX}$ (AC) indicates the voltage at which differential input signals must cross. - 3. Refer to Overshoot/undershoot specification for V<sub>peak</sub> value: maximum peak amplitude allowed for overshoot and undershoot. #### Table 4-16 AC Input test conditions | Symbol | Parameter | Values | | Note | |-------------------------|-----------------------------------------|------------------------|------|------| | $V_{REF}$ | Input reference voltage | 0.5 x V <sub>DDQ</sub> | V | 1 | | V <sub>SWING(max)</sub> | Input signal maximum peak to peak swing | 1.0 | V | 1 | | Slew Rate | Input signal minimum slew rate | 1.0 | V/ns | 2, 3 | #### Notes: - 1. Input waveform timing is referenced to the input signal crossing through the VIH /IL (ac) level applied to the device under test. - The input signal minimum slew rate is to be maintained over the range from V<sub>REF</sub> to V<sub>IH</sub>(ac) min for rising edges and the range from V<sub>REF</sub> to V<sub>IL</sub> (ac) max for falling edges. - 3. AC timings are referenced with input waveforms switching from $V_{IL}$ (ac) to $V_{IH}$ (ac) on the positive transitions and $V_{IH}$ (ac) to $V_{IL}$ (ac) on the negative transitions. # Table 4-17 Differential AC output parameters | Symbol | Dovemeter | Value | | | Note | | |--------|--------------|-------------------------------------|--------------------------------|--------------------------------|------|------| | | Symbol | Parameter | Min. | Max. | Unit | Note | | | $V_{ox(ac)}$ | AC Differential Cross Point Voltage | 0.5 x V <sub>DDQ</sub> - 0.125 | 0.5 x V <sub>DDQ</sub> + 0.125 | V | 1 | #### Note: 1. The typical value of VOX (ac) is expected to be about 0.5 x VDDQ of the transmitting device and VOX (ac) is expected to track variations in VDDQ. VOX (ac) indicates the voltage at which differential output signals must cross. # Table 4-18 AC overshoot/undershoot specification for address and control pins (A0-A12, BA0-BA1, CS#, RAS#, CAS#, WE#, CKE, ODT) | Parameter | DDR2-800 | DDR2-667 | Unit | |----------------------------------------------------|----------|----------|------| | Maximum peak amplitude allowed for overshoot area | 0.5 | 0.5 | V | | Maximum peak amplitude allowed for undershoot area | 0.5 | 0.5 | V | | Maximum overshoot area above VDD | 0.66 | 0.8 | V-ns | | Maximum undershoot area below VSS | 0.66 | 0.8 | V-ns | Figure 4-3 AC overshoot and undershoot definition for address and control pins Table 4-19 AC overshoot/undershoot specification for clock, data, strobe, and mask pins (DQ, UDQS, LDQS, UDQS#, LDQS#, DM, CK, CK#) | Parameter | DDR2-800 | DDR2-667 | Unit | |----------------------------------------------------|----------|----------|------| | Maximum peak amplitude allowed for overshoot area | 0.5 | 0.5 | V | | Maximum peak amplitude allowed for undershoot area | 0.5 | 0.5 | V | | Maximum overshoot area above VDD | 0.23 | 0.23 | V-ns | | Maximum undershoot area below VSS | 0.23 | 0.23 | V-ns | Figure 4-4 AC overshoot and undershoot definition for clock, data, strobe, and mask pins **Table 4-20 Output AC test conditions** | Symbol | Parameter | Value | Unit | Note | | | | |--------|-------------------------------------------|------------------------|------|------|--|--|--| | Votr | Output timing measurement reference level | 0.5 x V <sub>DDO</sub> | V | 1 | | | | #### Note: 1. The $V_{\text{DDQ}}$ of the device under test is referenced. # XCBA32M16FR-G6NAY 512M bits (4M x 8-Bank x 16-bit) DDR2 SDRAM Table 4-21 Output DC current drive | Symbol | Parameter | Values | Unit | Note | |---------|----------------------------------|--------|------|---------| | Iон(dc) | Output minimum source DC current | -13.4 | mΑ | 1, 3, 4 | | loL(dc) | Output minimum sink DC current | 13.4 | mA | 2, 3, 4 | #### Notes: - 1. V<sub>DDQ</sub> = 1.7 V; V<sub>OUT</sub> = 1420 mV. (V<sub>OUT</sub> V<sub>DDQ</sub>) /I<sub>OH</sub> must be less than 21 Ω for values of V<sub>OUT</sub> between V<sub>DDQ</sub> and V<sub>DDQ</sub> 280 mV. - 2. V<sub>DDQ</sub> = 1.7 V; V<sub>OUT</sub> = 280 mV. V<sub>OUT</sub>/I<sub>OL</sub> must be less than 21 Ω for values of V<sub>OUT</sub> between 0 V and 280 mV. - 3. The dc value of $V_{REF}$ applied to the receiving device is set to $V_{TT}$ - 4. The values of I<sub>OH</sub> (dc) and I<sub>OL</sub> (dc) are based on the conditions given in Notes 1 and 2. They are used to test device drive current capability to ensure V<sub>IH</sub> min plus a noise margin and VIL max minus a noise margin are delivered to an SSTL\_18 receiver. The actual current values are derived by shifting the desired driver operating point (see JEDEC standard: Section 3.3 of JESD8-15A) along a 21 Ω load line to define a convenient driver current for measurement. Table 4-22 Capacitance ( $V_{DD} = 1.8V$ , $T_{OPER} = 25^{\circ}C$ ) | Symbol | Doromotor | DDR | 2-800 | DDR | Unit | | |------------------|----------------------------------------------|------|-------|------|------|------| | Syllibol | Parameter | Min. | Max. | Min. | Max. | Unit | | C <sub>IN1</sub> | Input Capacitance : Command and Address | 1.0 | 1.75 | 1.0 | 2.0 | pF | | C <sub>IN2</sub> | Input Capacitance (CK, CK#) | 1.0 | 2.0 | 1.0 | 2.0 | pF | | C <sub>I/O</sub> | DM, DQ, DQS Input/output Capacitance | 2.5 | 3.5 | 2.5 | 3.5 | pF | | DCio | Delta Input/output Capacitance: DM, DQ, DQS | - | 0.5 | - | 0.5 | pF | | DC <sub>I1</sub> | Delta Input Capacitance: Command and Address | - | 0.25 | - | 0.25 | pF | | DC <sub>12</sub> | Delta Input Capacitance: CK, CK# | - | 0.25 | - | 0.25 | pF | #### Note: 1. These parameters are periodically sampled and are not 100% tested. 512M bits (4M x 8-Bank x 16-bit) DDR2 SDRAM Table 4-23 IDD specification parameters and test conditions ( $V_{DD}$ = 1.8V $\pm$ 0.1V, $T_{OPER}$ = 0~95°C) | Parameter & Test Condition | Symbol | DDR2-800 | Unit | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------|------|-----|----| | Farameter & rest Condition | Symbol | Max. | | | | | Operating one bank active-precharge current: $t_{CK} = t_{CK}$ (min), $t_{RC} = t_{RC}$ (min), $t_{RAS} = t_{RAS}$ (min); CKE is HIGH, CS# is HIGH commands; Address bus inputs are SWITCHING; Data bus inputs are SWITC | IDD0 | 65 | 60 | mA | | | Operating one bank active-read-precharge current: $I_{OUT} = 0mA$ ; BL = 4, CL = CL (min), AL = 0; $t_{CK} = t_{CK}$ (min), $t_{RCD} = t_{RCD}$ (min); CKE is HIGH, CS# is HIGH between valid comma inputs are switching; Data pattern is same as $I_{DD4W}$ | ands; Address bus | IDD1 | 75 | 70 | mA | | Precharge power-down current: All banks idle; $t_{CK} = t_{CK}$ (min); CKE is LOW; Other control and address bus in Data bus inputs are FLOATING | puts are STABLE; | IDD2P | 10 | 10 | mA | | Precharge quiet standby current: All banks idle; $t_{CK} = t_{CK}$ (min); CKE is HIGH, CS# is HIGH; Other control and add are STABLE; Data bus inputs are FLOATING | lress bus inputs | IDD2Q | 35 | 35 | mA | | Precharge standby current: All banks idle; $t_{CK} = t_{CK}$ (min); CKE is HIGH, CS# is HIGH; Other control and ac are SWITCHING; Data bus inputs are SWITCHING | ddress bus inputs | IDD2N | 35 | 35 | mA | | Active power-down current: All banks open; tck =tck (min); CKE is LOW; Other control and address bus inputs | MRS(A12)=0 | IDD3P | 25 | 25 | mA | | are STABLE; Data bus inputs are FLOATING | MRS(A12)=1 | IDDSF | 20 | 20 | mA | | Active standby current: All banks open; $t_{CK} = t_{CK}(min)$ , $t_{RAS} = t_{RAS}$ (max), $t_{RP} = t_{RP}$ (min); CKE is HI between valid commands; Other control and address bus inputs are SWITCHING | | | 45 | 40 | mA | | Operating burst write current: All banks open, continuous burst writes; BL = 4, CL = CL (min), AL = 0; $t_{CK} = t_{CM}$ (max), $t_{RP} = t_{RP}$ (min); CKE is HIGH, CS# is HIGH between valid commands; A are switching; Data bus inputs are switching | • • | 111111111111111111111111111111111111111 | 100 | 90 | mA | | Operating burst read current: All banks open, continuous burst reads, I <sub>OUT</sub> = 0mA; BL = 4, CL = CL (min) (min), t <sub>RAS</sub> = t <sub>RAS</sub> (max), t <sub>RP</sub> = t <sub>RP</sub> (min); CKE is HIGH, CS# is HIGH betweer Address bus inputs are SWITCHING; Data pattern is same as IDD4W | | IDD4R | 95 | 85 | mA | | Burst refresh current: $t_{CK} = t_{CK}$ (min); refresh command at every $t_{RFC}$ (min) interval; CKE is HIGH, CS; valid commands; Other control and address bus inputs are SWITCHING; DaSWITCHING | | | 100 | 95 | mA | | Self refresh current:<br>CK and CK# at 0V; CKE ≤ 0.2V;Other control and address bus inputs are FL0<br>inputs are FL0ATING | OATING; Data bus | IDD6 | 10 | 10 | mA | | Operating bank interleave read current: All bank interleaving reads, $I_{OUT}$ = 0mA; $BL$ = 4, $CL$ = $CL$ (min), $AL$ = $t_{RCD}$ (min) - 1 x $t_{CK}$ (min); $t_{CK}$ = $t_{CK}$ (min), $t_{RC}$ = $t_{RC}$ (min), $t_{RRD}$ = $t_{RRD}$ (min), $t_{RCD}$ = $t_{RCD}$ (min) CS# is HIGH between valid commands; Address bus inputs are STABLE during Data pattern is same as IDD4R | | IDD7 | 170 | 155 | mA | #### Notes: - 1. IDD specifications are tested after the device is properly initialized. - 2. Input slew rate is specified by AC Parametric Test Condition. - 3. IDD parameters are specified with ODT disabled. - 4. Data bus consists of DQ, DM, LDQS, LDQS#, UDQS and UDQS#. IDD values must be met with all combinations of EMRS bits 10 and 11. - 5. LOW = VIN ≤ VILAC(max), HIGH = VIN ≥ VIHAC(min), STABLE = inputs stable at a HIGH or LOW level, FLOATING = inputs at VREF = VDDQ/2, SWITCHING = inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control signals, and inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals not including masks or strobes. Table 4-24 Electrical Characteristics and Recommended A.C. Operating Conditions $(V_{DD}=1.8V\pm0.1V, T_{OPER}=0~95^{\circ}C)$ | Symbol | Parameter | | DDR | | DDR | | Unit | Specific | | |-----------------------|-----------------------------------------------------------------------------------|---------------|----------------------------------------|----------------------|----------------------------------------|----------------------|-----------------------------------------------------|------------|--| | - Cyllibol | T drumeter | 1 | Min. | Max. | Min. | Max. | Oint | Notes | | | | | CL=3 | 5 | 8 | 5 | 8 | ns | 15, 33, 3 | | | | | CL=4 | 3.75 | 8 | 3.75 | 8 | ns | 15, 33, 3 | | | $t_{\text{CK(avg)}}$ | Average clock period | CL=5 | 2.5 | 8 | 3 | 8 | ns | 15, 33, 3 | | | | | CL=6 | - | - | - | - | ns | 15, 33, 3 | | | | | CL=7 | - | - | - | - | ns | 15, 33, 3 | | | t <sub>CH(avg)</sub> | Average clock HIGH pulse width | | 0.48 | 0.52 | 0.48 | 0.52 | tck | 34, 35 | | | t <sub>CL(avg)</sub> | Average Clock LOW pulse width | | 0.48 | 0.52 | 0.48 | 0.52 | tck | 34, 35 | | | WL | Write command to DQS associated | clock edge | RL | 1 | RL | 1 | tck | | | | togss | DQS latching rising transitions to associate | d clock edges | -0.25 | 0.25 | -0.25 | 0.25 | tck | 28 | | | toss | DQS falling edge to CK setup time | | 0.2 | - | 0.2 | - | tck | 28 | | | <b>t</b> DSH | DQS falling edge hold time from CK | | 0.2 | - | 0.2 | - | tck | | | | t <sub>DQSH</sub> | DQS input HIGH pulse width | | 0.35 | ı | 0.35 | - | tck | | | | t <sub>DQSL</sub> | DQS input LOW pulse width | | 0.35 | - | 0.35 | - | tck | | | | twpre | Write preamble | | 0.35 | - | 0.35 | - | tck | | | | twpst | Write postamble | | 0.4 | 0.6 | 0.4 | 0.6 | tck | 10 | | | tio(() | Address and Control input setup time | 9 | 0.175 | | 0.2 | _ | ns | 5, 7, 9, 2 | | | t <sub>IS(base)</sub> | Address and Control input setup time | <del>-</del> | 0.173 | - | 0.2 | - | 115 | 27 | | | t <sub>lH(base)</sub> | Address and Control input hold time | | 0.25 | _ | 0.275 | _ | ns | 5, 7, 9, 2 | | | | · | 1 | 0.0 | | 0.0 | | <del> . </del> | 27 | | | t <sub>IPW</sub> | Control & Address input pulse width for | each input | 0.6 | - | 0.6 | - | tck | 0.70 | | | $t_{\text{DS(base)}}$ | DQ & DM input setup time | 0.05 | - | 0.1 | - | ns | 6, 7, 8, 2<br>26, 29 | | | | $t_{\text{DH(base)}}$ | DQ & DM input hold time | 0.125 | - | 0.175 | - | ns | 6, 7, 8, 2<br>26, 29 | | | | t <sub>DIPW</sub> | DQ and DM input pulse width for each | 0.35 | - | 0.35 | - | tcĸ | | | | | t <sub>AC</sub> | DQ output access time from CK, CK | # | -0.4 | 0.4 | -0.45 | 0.45 | ns | 38 | | | t <sub>DQSCK</sub> | DQS output access time from CK, C | K# | -0.35 | 0.35 | -0.4 | 0.4 | ns | 38 | | | $t_{HZ}$ | Data-out high-impedance time from | CK, CK# | - | t <sub>AC(max)</sub> | - | t <sub>AC(max)</sub> | ns | 18, 38 | | | t <sub>LZ(DQS)</sub> | DQS(DQS#) low-impedance time from | om CK, CK# | t <sub>AC(min)</sub> | t <sub>AC(max)</sub> | t <sub>AC(min)</sub> | t <sub>AC(max)</sub> | ns | 18, 38 | | | t <sub>LZ(DQ)</sub> | DQ low-impedance time from CK, C | K# | 2tAC(min) | t <sub>AC(max)</sub> | 2tAC(min) | t <sub>AC(max)</sub> | ns | 18, 38 | | | t <sub>DQSQ</sub> | DQS-DQ skew for DQS and associated | d DQ signals | - | 0.2 | - | 0.24 | ns | 13 | | | t <sub>HP</sub> | CK half pulse width | | min(t <sub>CL</sub> ,t <sub>CH</sub> ) | - | min(t <sub>CL</sub> ,t <sub>CH</sub> ) | - | ns | 11, 12, | | | t <sub>QHS</sub> | DQ hold skew factor | | - | 0.3 | - | 0.34 | ns | 12, 36 | | | t <sub>QH</sub> | DQ/DQS output hold time from DQS | | t <sub>HP</sub> -t <sub>QHS</sub> | - | t <sub>HP</sub> -t <sub>QHS</sub> | - | ns | 37 | | | t <sub>RPRE</sub> | Read preamble | | 0.9 | 1.1 | 0.9 | 1.1 | tck | 19, 39 | | | t <sub>RPST</sub> | Read postamble | | 0.4 | 0.6 | 0.4 | 0.6 | tck | 19, 40 | | | t <sub>RRD</sub> | Active to active command period | | 10 | - | 10 | - | ns | 4, 30 | | | t <sub>CCD</sub> | CAS# to CAS# command delay | | 2 | _ | 2 | _ | tck | 1,00 | | | t <sub>WR</sub> | Write recovery time | | 15 | _ | 15 | _ | ns | 30 | | | t <sub>DAL</sub> | Auto Power write recovery + precharge | time | WR + t <sub>RP</sub> | _ | WR + t <sub>RP</sub> | _ | ns | 14, 3 | | | t <sub>WTR</sub> | Internal Write to Read Command Delay | | 7.5 | _ | 7.5 | _ | ns | 3, 24, 3 | | | | Internal read to precharge command de | | 7.5 | _ | 7.5 | _ | ns | 3, 30 | | | t <sub>RTP</sub> | | Jidy | | | | | + | | | | t <sub>CKE</sub> | CKE minimum pulse width | | 3<br>toro+10 | - | 3<br>tpro+10 | - | tck | 25<br>30 | | | txsnr | Exit self refresh to non-read command dela<br>Exit self refresh to a read command | ay | t <sub>RFC</sub> +10 | - | t <sub>RFC</sub> +10 | - | ns | 30 | | | txsrd | | | 200 | - | 200 | - | tck | - | | | t <sub>XP</sub> | Exit precharge power down to any comma | | 2 | - | 2 | - | t <sub>CK</sub> | 1 | | | t <sub>XARD</sub> | Exit active power down to read comm | | 2 | - | 2 | - | t <sub>CK</sub> | 1 | | | txards | Exit active power down to read comr (slow exit, lower power) | nand<br> | 8-AL | - | 7-AL | - | tcĸ | 1, 2 | | | <b>t</b> aond | ODT turn-on delay | | 2 | 2 | 2 | 2 | tck | 16 | | Table 4-24 Electrical Characteristics and Recommended A.C. Operating Conditions $(V_{DD}=1.8V\pm0.1V, T_{OPER}=0~95^{\circ}C)(continue)$ | Cumbal | Doro | DDR | 2-800 | DDR | 2-667 | Unit | Specific | | |--------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------|---------------------------|-------------------------------------------------|-----------------|------------| | Symbol | Para | meter | Min. | Max. | Min. | Max. | Unit | Notes | | taon | ODT turn-on | | t <sub>AC(min)</sub> | t <sub>AC(max)</sub> +0.7 | t <sub>AC(min)</sub> | t <sub>AC(max)</sub> +0.7 | ns | 6, 16, 38 | | <b>t</b> AONPD | ODT turn-on (Power-Do | own mode) | t <sub>AC(min)</sub> +2 | 2 t <sub>CK</sub><br>+t <sub>AC(max)</sub> +1 | t <sub>AC(min)</sub> +2 | 2 t <sub>CK</sub><br>+t <sub>AC(max)</sub> +1 | ns | | | t <sub>AOFD</sub> | ODT turn-off delay | | 2.5 | 2.5 | 2.5 | 2.5 | t <sub>CK</sub> | 17, 42 | | <b>t</b> AOF | ODT turn-off | | t <sub>AC(min)</sub> | t <sub>AC(max</sub> )+0.6 | t <sub>AC(min)</sub> | t <sub>AC(max)</sub> +0.6 | ns | 17, 41, 42 | | <b>t</b> AOFPD | ODT turn-off (Power-Do | own mode) | t <sub>AC(min)</sub> +2 | 2.5 t <sub>CK</sub><br>+t <sub>AC(max)</sub> +1 | t <sub>AC(min)</sub> +2 | 2.5 t <sub>CK</sub><br>+t <sub>AC(max)</sub> +1 | ns | | | tanpd | ODT to power down en | try latency | 3 | - | 3 | - | tcĸ | | | <b>t</b> axpd | ODT power down exit la | atency | 8 | - | 8 | - | tcĸ | | | t <sub>MRD</sub> | Mode register set comm | nand cycle time | 2 | - | 2 | - | tcĸ | | | t <sub>MOD</sub> | MRS command to ODT | update delay | 0 | 12 | 0 | 12 | ns | 30 | | <b>t</b> oıT | OCD drive mode output | t delay | 0 | 12 | 0 | 12 | ns | 30 | | t <sub>Delay</sub> | Minimum time clocks asynchronously drops L | remains ON after CKE<br>OW | tıs+ t <sub>CK</sub> +tıH | - | tıs+ t <sub>CK</sub> +tıH | - | ns | 15 | | t <sub>RFC</sub> | Refresh to active/Refres | sh command time | 105 | - | 105 | - | ns | 43 | | t | Average periodic refresh | @ 0°C≦TC≦ +85°C | - | 7.8 | - | 7.8 | μs | 43 | | t <sub>REFI</sub> | interval | @ +85°C <tc≦ +95°c<="" td=""><td>-</td><td>3.9</td><td>-</td><td>3.9</td><td>μS</td><td>43, 44</td></tc≦> | - | 3.9 | - | 3.9 | μS | 43, 44 | | t <sub>RCD</sub> | RAS# to CAS# Delay time | | 12.5 | - | 15 | - | ns | | | $t_{RP}$ | Row precharge Delay ti | 12.5 | - | 15 | - | ns | | | | t <sub>RC</sub> | Row cycle Delay time | | 57.5 | - | 60 | - | ns | | | tras | Row active Delay time | | 45 | 70k | 45 | 70k | ns | | # General notes, which may apply for all AC parameters: #### Notes: #### 1. DDR2 SDRAM AC timing reference load The below figure represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise representation of the typical system environment or a depiction of the actual load presented by a production tester. # Figure 4-5 AC timing reference load The output timing reference voltage level for single ended signals is the crosspoint with VTT. The output timing reference voltage level for differential signals is the cross point of the true (e.g. DQS) and the complement (e.g. DQS#) signal. #### 2. Slew Rate Measurement Levels - a. Output slew rate for falling and rising edges is measured between $V_{TT}$ 250 mV and $V_{TT}$ + 250 mV for single ended signals. For differential signals (e.g. DQS DQS#) output slew rate is measured between DQS DQS# =- 500 mV and DQS DQS# = + 500 mV. Output slew rate is guaranteed by design, but is not necessarily tested on each device. - b. Input slew rate for single ended signals is measured from $V_{REF}$ (dc) to $V_{IH}$ (ac), min for rising edges and from $V_{REF}$ (dc) to $V_{IL}$ (ac),max for falling edges. For differential signals (e.g. CK CK#) slew rate for rising edges is measured from CK CK# = 250 mV to CK -CK# = + 500 mV (+ 250 mV to 500 mV for falling edges). - c. $V_{\text{ID}}$ is the magnitude of the difference between the input voltage on CK and the input voltage on CK#, or between DQS and DQS# for differential strobe. #### 3. Slew Rate Measurement Levels Output slew rate is characterized under the test conditions as bellow #### Figure 4-6 Slew rate test load #### 4. Differential data strobe DDR2 SDRAM pin timings are specified for either single ended mode or differential mode depending on the setting of the EMRS "Enable DQS" mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timings are measured is mode dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at $V_{REF}$ . In differential mode, these timing relationships are measured relative to the crosspoint of DQS and its complement, DQS#. This distinction in timing methods is guaranteed by design and characterization. Note that when differential data strobe mode is disabled via the EMRS, the complementary pin, DQS#, must be tied externally to $V_{SS}$ through a 20 $\Omega$ to 10 k $\Omega$ resistor to insure proper operation. - 5. AC timings are for linear signal transitions. - 6. All voltages are referenced to V<sub>SS</sub>. - 7. These parameters guarantee device behavior, but they are not necessarily tested on each device. They may be guaranteed by device design or tester correlation. - 8. Tests for AC timing, IDD, and electrical (AC and DC) characteristics, may be conducted at nominal reference/ supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. # Specific notes for dedicated AC parameters # Notes: - 1. User can choose which active power down exit timing to use via MRS (bit 12). t<sub>XARD</sub> is expected to be used for fast active power down exit timing. t<sub>XARDS</sub> is expected to be used for slow active power down exit timing where a lower power value is defined by each vendor data sheet. - AL=Additive Latency. - 3. This is a minimum requirement. Minimum read to precharge timing is AL+BL/2 provided that the t<sub>RTP</sub> and t<sub>RAS</sub> (min) have been satisfied - 4. A minimum of two clocks (2\* tck) is required irrespective of operating frequency. - 5. Timings are specified with command/address input slew rate of 1.0 V/ns. - 6. Timings are specified with DQs, DM, and DQS's (in single ended mode) input slew rate of 1.0V/ns. - 7. Timings are specified with CK/CK# differential slew rate of 2.0 V/ns. Timings are guaranteed for DQS signals with a differential slew rate of 2.0 V/ns in single ended mode. - 8. Data setup and hold time derating. For all input signals the total $t_{DS}$ (setup time) and $t_{DH}$ (hold time) required is calculated by adding the data sheet. $t_{DS(base)}$ and $t_{DH(base)}$ value to the $\Delta t_{DS}$ and $\Delta t_{DH}$ derating value respectively. Example: $t_{DS}$ (total setup time) = $t_{DS (base)} + \Delta t_{DS}$ . For slew rates in between the values listed in Tables 28, the derating values may obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization. Table 4-25 DDR2-800/667 t<sub>DS</sub>/t<sub>DH</sub> derating with differential data strobe | | | 4 | ∆ tDS, | △ tDH | derati | ing val | ues fo | rDDR2 | 2-800/6 | 67 (All | units | in 'ps | '; the | note | applies | s to the | entire | table | ) | |--------------|----------|---------------------------------|----------|-------|--------|---------|--------|-------|---------|---------|-------|--------|--------|------|---------|----------|--------|-------|------| | | | DQS,DQS# Differential Slew Rate | | | | | | | | | | | | | | | | | | | | 4.0 V/ns | | 4.0 V/ns | | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 \ | V/ns | 1.2 | V/ns | 1.0 \ | V/ns | 0.8 | V/ns | | | | ΔtDS | ΔtDH | | 2.0 | 100 | 45 | 100 | 45 | 100 | 45 | - | - | - | - | - | - | - | - | - | - | - | - | | | 1.5 | 67 | 21 | 67 | 21 | 67 | 21 | 79 | 33 | - | - | - | - | - | - | - | - | - | - | | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 12 | 12 | 24 | 24 | - | - | - | - | - | - | - | - | | DQ | 0.9 | - | - | -5 | -14 | -5 | -14 | 7 | -2 | 19 | 10 | 31 | 22 | - | - | - | - | - | - | | Slew<br>Rate | 0.8 | - | - | - | - | -13 | 31 | -1 | -19 | 11 | -7 | 23 | 5 | 35 | 17 | - | - | - | - | | V/ns | 0.7 | - | - | - | - | - | - | -10 | -42 | 2 | -30 | 14 | -18 | 26 | -6 | 38 | 6 | - | - | | | 0.6 | - | - | - | - | - | - | - | - | -10 | -59 | 2 | -47 | 14 | -35 | 26 | -23 | 38 | -11 | | | 0.5 | - | - | - | - | - | - | - | - | - | - | -24 | -89 | -12 | -77 | 0 | -65 | 12 | -53 | | | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -52 | -140 | -40 | -128 | -28 | -116 | <sup>9.</sup> tis and till (input setup and hold) derating For all input signals the total $t_{IS}$ (setup time) and $t_{IH}$ (hold time) required is calculated by adding the data sheet $t_{IS}$ (base) and $t_{IH(base)}$ value to the $\Delta t_{IS}$ and $\Delta t_{IH}$ derating value respectively. Example: $t_{IS}$ (total setup time) = $t_{IS}$ (base) + $\Delta t_{IS}$ For slew rates in between the values listed in Tables 29, the derating values may obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization. Table 4-26 Derating values for DDR2-800, DDR2-667 | $\triangle$ tlS and $\triangle$ tlH Derating Values for DDR2-800, DDR2-667 | | | | | | | | | | | | | | |----------------------------------------------------------------------------|-------|-----------|-------------------------------|--------------|-------------|-------------|-------|-------|---|--|--|--|--| | | | △ tis and | ∆ tiH Derati | ng Values to | or DDR2-800 | ), DDR2-667 | | | | | | | | | | | | CK,CK# Differential Slew Rate | | | | | | | | | | | | | | 2.0 \ | V/ns | 1.5 | V/ns | 1.0 ' | V/ns | | | | | | | | | ∆ tIS | △ tIH | △ tIS | △ tIH | △ tIS | △ tIH | Units | Notes | | | | | | | | 4.0 | +150 | +94 | +180 | +124 | +210 | +154 | ps | 1 | | | | | | | 3.5 | +143 | +89 | +173 | +119 | +203 | +149 | ps | 1 | | | | | | | 3.0 | +133 | +83 | +163 | +113 | +193 | +143 | ps | 1 | | | | | | | 2.5 | +120 | +75 | +150 | +105 | +180 | +135 | ps | 1 | | | | | | | 2.0 | +100 | +45 | +130 | +75 | +160 | +105 | ps | 1 | | | | | | | 1.5 | +67 | +21 | +97 | +51 | +127 | +81 | ps | 1 | | | | | | | 1.0 | 0 | 0 | +30 | +30 | +60 | +60 | ps | 1 | | | | | | | 0.9 | -5 | -14 | +25 | +16 | +55 | +46 | ps | 1 | | | | | | Command/ Address | 8.0 | -13 | -31 | +17 | -1 | +47 | +29 | ps | 1 | | | | | | Slew rate (V/ns) | 0.7 | -22 | -54 | +8 | -24 | +38 | +6 | ps | 1 | | | | | | | 0.6 | -34 | -83 | -4 | -53 | +26 | -23 | ps | 1 | | | | | | | 0.5 | -60 | -125 | -30 | -95 | 0 | -65 | ps | 1 | | | | | | | 0.4 | -100 | -188 | -70 | -158 | -40 | -128 | ps | 1 | | | | | | | 0.3 | -168 | -292 | -138 | -262 | -108 | -232 | ps | 1 | | | | | | | 0.25 | -200 | -375 | -170 | -345 | -140 | -315 | ps | 1 | | | | | | | 0.2 | -325 | -500 | -295 | -470 | -265 | -440 | ps | 1 | | | | | | | 0.15 | -517 | -708 | -487 | -678 | -457 | -648 | ps | 1 | | | | | | | 0.1 | -1000 | -1125 | -970 | -1095 | -940 | -1065 | ps | 1 | | | | | # XCBA32M16FR-G6NAY 512M bits (4M x 8-Bank x 16-bit) DDR2 SDRAM - 10. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance (bus turnaround) will degrade accordingly. - 11. MIN (t<sub>CL</sub>, t<sub>CH</sub>) refers to the smaller of the actual clock LOW time and the actual clock HIGH time as provided to the device (i.e. this value can be greater than the minimum specification limits for t<sub>CL</sub> and t<sub>CH</sub>). - 12. $t_{QH} = t_{HP} t_{QHS}$ , where: - the = minimum half clock period for any given cycle and is defined by clock HIGH or clock LOW (tch, tcl). tohs accounts for: - 1). The pulse duration distortion of on-chip clock circuits; and - 2). The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are, separately, due to data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers. - 13. t<sub>DQSQ</sub>: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate mismatch between DQS / DQS# and associated DQ in any given cycle. - 14. t<sub>DAL</sub> = WR + RU{ t<sub>RP</sub>[ns] / t<sub>CK</sub>[ns] }, where RU stands for round up. WR refers to the t<sub>WR</sub> parameter stored in the MRS. For t<sub>RP</sub>, if the result of the division is not already an integer, round up to the next highest integer. t<sub>CK</sub> refers to the application clock period. - 15. The clock frequency is allowed to change during self–refresh mode or precharge power-down mode. In case of clock frequency change during precharge power-down. - 16. ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from taond, which is interpreted differently per speed bin. For DDR2-800/667, taond is 2 clock cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges. - 17. ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from t<sub>AOFD</sub>, which is interpreted differently per speed bin. - 18. t<sub>HZ</sub> and t<sub>LZ</sub> transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving (t<sub>HZ</sub>), or begins driving (t<sub>LZ</sub>). - 19. t<sub>RPST</sub> end point and t<sub>RPRE</sub> begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (t<sub>RPST</sub>), or begins driving (t<sub>RPRE</sub>). The actual voltage measurement points are not critical as long as the calculation is consistent. - 20. Input waveform timing t<sub>DS</sub> with differential data strobe enabled MR[bit10]=0, is referenced from the input signal crossing at the V<sub>IH</sub>(ac) level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the V<sub>IL</sub>(ac) level to the differential data strobe crosspoint for a falling signal applied to the device under test. DQS, DQS# signals must be monotonic between V<sub>IL</sub>(dc)max and V<sub>IH</sub>(dc)min. - 21. Input waveform timing t<sub>DH</sub> with differential data strobe enabled MR[bit10]=0, is referenced from the differential data strobe crosspoint to the input signal crossing at the V<sub>IH</sub>(dc) level for a falling signal and from the differential data strobe crosspoint to the input signal crossing at the V<sub>IL</sub>(dc) level for a rising signal applied to the device under test. DQS, DQS# signals must be monotonic between V<sub>IL</sub>(dc)max and V<sub>IH</sub>(dc)min. - 22. Input waveform timing is referenced from the input signal crossing at the V<sub>IH</sub>(ac) level for a rising signal and V<sub>IL</sub>(ac) for a falling signal applied to the device under test. - 23. Input waveform timing is referenced from the input signal crossing at the $V_{IL}(dc)$ level for a rising signal and $V_{IH}(dc)$ for a falling signal applied to the device under test. - 24. t<sub>WTR</sub> is at lease two clocks (2 x t<sub>CK</sub>) independent of operation frequency. - 25. $t_{CKE}$ min of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of $t_{IS} + 2 \times t_{CK} + t_{IH}$ . - 26. If t<sub>DS</sub> or t<sub>DH</sub> is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed. - 27. These parameters are measured from a command/address signal (CKE, CS#, RAS#, CAS#, WE#, ODT, BA0, A0, A1, etc.) transition edge to its respective clock signal (CK/CK#) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tur(per), tur(cc), etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not. - 28. These parameters are measured from a data strobe signal (LDQS/UDQS) crossing to its respective clock signal (CK/CK#) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. t\_JIT(per), t\_JIT(cc), etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not. - 29. These parameters are measured from a data signal ((L/U) DM, (L/U) DQ0, (L/U) DQ1, etc.) transition edge to its respective data strobe signal (LDQS/UDQS/LDQS#/UDQS#) crossing. - 30. For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tck(avg)}, which is in clock cycles, assuming all input clock jitter specifications are satisfied. - 31. tDAL [tck] = WR [tck] + tRP [tck] = WR + RU {tRP [ps] / tck(avg) [ps] }, where WR is the value programmed in the mode register set. - 32. New units, 'tcκ(avg)' is introduced in DDR2-800, DDR2-667. Unit 'tcκ(avg)' represents the actual tcκ(avg) of the input clock under operation. 33. Input clock jitter spec parameter. These parameters and the ones in the table below are referred to as 'input clock jitter spec parameters' and these parameters apply to DDR2-800 and DDR2-667. The jitter specified is a random jitter meeting a Gaussian distribution. Table 4-27 Input clock jitter spec parameter | Downworton | Comple of | DDR | 2-800 | DDR | 2-667 | Unit | Note | |--------------------------------------------------------------|-----------------------------|------|-------|------|-------|------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | Note | | Clock period jitter | t₃ı⊤ (per) | -100 | 100 | -125 | 125 | ps | 33 | | Clock period jitter during DLL locking period | t <sub>JIT</sub> (per,lck) | -80 | 80 | -100 | 100 | ps | 33 | | Cycle to cycle clock period jitter | t <sub>JIT</sub> (cc) | -200 | 200 | -250 | 250 | ps | 33 | | Cycle to cycle clock period jitter during DLL locking period | tJIT (cc,lck) | -160 | 160 | -200 | 200 | ps | 33 | | Cumulative error across 2 cycles | t <sub>ERR</sub> (2per) | -150 | 150 | -175 | 175 | ps | 33 | | Cumulative error across 3 cycles | t <sub>ERR</sub> (3per) | -175 | 175 | -225 | 225 | ps | 33 | | Cumulative error across 4 cycles | t <sub>ERR</sub> (4per) | -200 | 200 | -250 | 250 | ps | 33 | | Cumulative error across 5 cycles | t <sub>ERR</sub> (5per) | -200 | 200 | -250 | 250 | ps | 33 | | Cumulative error across n cycles, n=610, inclusive | t <sub>ERR</sub> (6-10per) | -300 | 300 | -350 | 350 | ps | 33 | | Cumulative error across n cycles, n=1150, inclusive | t <sub>ERR</sub> (11-50per) | -450 | 450 | -450 | 450 | ps | 33 | | Duty cycle jitter | tлт (duty) | -100 | 100 | -125 | 125 | ps | 33 | # **Definitions:** - tck(avg) tck(avg) is calculated as the average clock period across any consecutive 200 cycle window. $$\mathbf{t}_{CK}(avg) = \left[\sum_{j=1}^{N} \mathbf{t}_{CK_j}\right]/N$$ where N=200 - tcH(avg) and tcL(avg) tcH(avg) is defined as the average HIGH pulse width, as calculated across any consecutive 200 HIGH pulses. $$\mathbf{t}_{CH}(avg) = \left[\sum_{i=1}^{N} \mathbf{t}_{CH_i}\right] / \left(N \times \mathbf{t}_{CK}(avg)\right)$$ where N=200 t<sub>CL</sub>(avg) is defined as the average LOW pulse width, as calculated across any consecutive 200 LOW pulses. $$\mathbf{t}_{\text{cL}}(avg) = \left[\sum_{j=1}^{N} \mathbf{t}_{\text{cL}_{j}}\right] / \left(N \times \mathbf{t}_{\text{cK}}(avg)\right)$$ where N=200 $t_{\text{JIT}}$ (duty) is defined as the cumulative set of $t_{\text{CH}}$ jitter and $t_{\text{CL}}$ jitter. $t_{\text{CH}}$ jitter is the largest deviation of any single $t_{\text{CH}}$ from $t_{\text{CH}}$ (avg). - $t_{J|T}(duty) = Min/max of \{t_{J|T}(CH), t_{J|T}(CL)\}$ where, $t_{JIT}(CH) = \{t_{CHi} - t_{CH}(avg) \text{ where } i=1 \text{ to } 200\}$ $t_{JIT}(CL) = \{t_{CLi} - t_{CL}(avg) \text{ where } i=1 \text{ to } 200\}$ t<sub>JIT</sub>(per), t<sub>JIT</sub>(per,lck) $t_{JIT}(per)$ is defined as the largest deviation of any single $t_{CK}$ from $t_{CK}(avg)$ . $t_{JIT}(per) = Min/max \text{ of } \{t_{CKi}-t_{CK}(avg) \text{ where } i=1 \text{ to } 200\}$ t<sub>JIT</sub>(per) defines the single period jitter when the DLL is already locked. t<sub>JIT</sub>(per,lck) uses the same definition for single period jitter, during the DLL locking period only. t<sub>JIT</sub>(per) and t<sub>JIT</sub>(per,lck) are not guaranteed through final production testing. - tur(cc), tur(cc,lck) t<sub>JIT</sub>(cc) is defined as the difference in clock period between two consecutive clock cycles: $t_{JIT}(cc) = Max \text{ of } |t_{CKi}+1 - t_{CKi}|$ t<sub>JIT</sub>(cc) defines the cycle to cycle jitter when the DLL is already locked. t<sub>JIT</sub>(cc,lck) uses the same definition for cycle to cycle jitter, during the DLL locking period only. $t_{\text{JIT}}(cc)$ and $t_{\text{JIT}}(cc,lck)$ are not guaranteed through final production testing. - terr(2per), terr (3per), terr (4per), terr (5per), terr (6-10per) and terr (11-50per) terr is defined as the cumulative error across multiple consecutive cycles from tcκ(avg). $$\mathbf{t}_{\text{ERR}}(\text{nper}) = \begin{bmatrix} \sum_{j=1}^{i+N-1} \mathbf{t}_{\text{CK}_j} \end{bmatrix} - \left( N \times \mathbf{t}_{\text{CK}}(\text{avg}) \right) \qquad \text{where} \begin{cases} n=2 & \text{for } \mathbf{t}_{\text{ERR}}(2per) \\ n=3 & \text{for } \mathbf{t}_{\text{ERR}}(3per) \\ n=4 & \text{for } \mathbf{t}_{\text{ERR}}(4per) \\ n=5 & \text{for } \mathbf{t}_{\text{ERR}}(5per) \\ 6 \leq n \leq 10 & \text{for } \mathbf{t}_{\text{ERR}}(6-10per) \\ 11 \leq n \leq 50 & \text{for } \mathbf{t}_{\text{ERR}}(11-50per) \end{cases}$$ 34. These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. (Min and max of SPEC values are to be used for calculations in the table below.) Table 4-28 Absolute clock period average values | Table 1 20 / to colate clock polica at clage talace | | | | | |-----------------------------------------------------|-----------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------|-------| | Parameter | Symbol | Min. | Max. | Units | | Absolute clock period | t <sub>CK</sub> (abs) | tcк(avg),min + tлт(per),min | t <sub>CK</sub> (avg),max + t <sub>JIT</sub> (per),max | ps | | Absolute clock HIGH pulse width | tcн (abs) | tcн(avg),min * tcк(avg),min +<br>tл⊤(duty),min | tcн(avg),max * tcк(avg),max + tcк(avg),max + | ps | | Absolute clock LOW pulse width | t <sub>CL</sub> (abs) | t <sub>CL</sub> (avg),min * tCK(avg),min +<br>tյ⊦r(duty),min | t <sub>CL</sub> (avg), max * t <sub>CK</sub> (avg),max<br>+ t <sub>JIT</sub> (duty), max | ps | 35. t<sub>HP</sub> is the minimum of the absolute half period of the actual input clock. t<sub>HP</sub> is an input parameter but not an input specification parameter. It is used in conjunction with t<sub>QHS</sub> to derive the DRAM output timing t<sub>QH</sub>. The value to be used for t<sub>QH</sub> calculation is determined by the following equation; $t_{HP} = Min (t_{CH}(abs), t_{CL}(abs)),$ where, t<sub>CH</sub>(abs) is the minimum of the actual instantaneous clock HIGH time; t<sub>CL</sub>(abs) is the minimum of the actual instantaneous clock LOW time; - 36. tohs accounts for: - 1). The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is transferred to the output; and - 2). The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and p-channel to n-channel variation of the output drivers - 37. $t_{QH} = t_{HP} t_{QHS}$ , where: $t_{HP}$ is the minimum of the absolute half period of the actual input clock; and $t_{QHS}$ is the specification value under the max column. {The less half-pulse width distortion present, the larger the $t_{QH}$ value is; and the larger the valid data eye will be.} - 38. When the device is operated with input clock jitter, this parameter needs to be derated by the actual t<sub>ERR</sub>(6-10per) of the input clock. (output deratings are relative to the SDRAM input clock.) - 39. When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT(per) of the input clock. (output deratings are relative to the SDRAM input clock.) - 40. When the device is operated with input clock jitter, this parameter needs to be derated by the actual t<sub>JIT</sub>(duty) of the input clock. (output deratings are relative to the SDRAM input clock.) - 41. When the device is operated with input clock jitter, this parameter needs to be derated by { t<sub>JIT</sub>(duty),max- t<sub>ERR</sub>(6-10per),max } and { t<sub>JIT</sub>(duty),min t<sub>ERR</sub>(6-10per),min } of the actual input clock. (output deratings are relative to the SDRAM input clock.) - 42. For taofd of DDR2-800/667, the 1/2 clock of tck in the 2.5 x tck assumes a tch(avg), average input clock HIGH pulse width of 0.5 relative to tck(avg). taof,min and taof,max should each be derated by the same amount as the actual amount of tch(avg) offset present at the DRAM input with respect to 0.5. - 43. If refresh timing is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed. - 44. This is an optional feature. For detailed information, please refer to "operating temperature condition". # 4.5 Timing Waveforms ## Figure 4-7 Initialization sequence after power-up #### Note: 1. To guarantee ODT off, VREF must be valid and a LOW level must be applied to the ODT pin. ## Figure 4-8 OCD drive mode #### Note: 1. Drive mode, both Drive(1) and Drive(0), is used for controllers to measure DDR2 SDRAM Driver impedance.In this mode, all outputs are driven out tolt after "enter drive mode" command and all output drivers are turned-off tolt after "OCD calibration mode exit" command. # Figure 4-9 OCD adjust mode #### Notes: - 1. For proper operation of adjust mode, WL = RL 1 = AL + CL 1tck and tos /tpH should be met as shown in the figure. - 2. For input data pattern for adjustment, DT0-DT3 is a fixed order and is not affected by burst type (i.e., sequential or interleave) ## Figure 4-10 ODT update delay timing-t<sub>MOD</sub> - 1. To prevent any impedance glitch on the channel, the following conditions must be met: - t<sub>AOFD</sub> must be met before issuing the EMRS command. - ODT must remain LOW for the entire duration of $t_{\text{MOD}}$ window, until $t_{\text{MOD}}$ , max is met. then the ODT is ready for normal operation with the new setting, and the ODT signal may be raised again to turned on the ODT. - 2. EMRS command directed to EMR(1), which updates the information in EMR(1)[A6,A2], i.e. Rtt (Nominal). - 3. "setting" in this diagram is the Register and I/O setting, not what is measured from outside. Figure 4-11 ODT update delay timing-t<sub>MOD</sub>, as measured from outside - 1. EMRS command directed to EMR(1), which updates the information in EMR(1)[A6,A2], i.e. Rtt (Nominal). - 2. "setting" in this diagram is measured from outside. Figure 4-12 ODT timing for active standby mode Figure 4-13 ODT timing for power-down mode Figure 4-14 ODT timing mode switch at entering power-down mode Figure 4-15 ODT timing mode switch at exit power-down mode Figure 4-16 Bank activate command cycle (t<sub>RCD</sub>=3, AL=2, t<sub>RP</sub>=3, t<sub>RRD</sub>=2, t<sub>CCD</sub>=2) Figure 4-17 Posted CAS# operation: AL=2, Read followed by a write to the same bank [ AL=2 and CL=3, RL= (AL+CL)=5, WL= (RL-1)=4, BL=4] Figure 4-18 Posted CAS# operation: AL=0, Read followed by a write to the same bank Figure 4-19 Data output (read) timing Figure 4-20 Burst read operation: RL=5 (AL=2, CL=3, BL=4) Figure 4-21 Burst read operation: RL=3 (AL=0, CL=3, BL=8) Figure 4-22 Burst read followed by burst write: RL=5, WL= (RL-1) =4, BL=4 #### Note: 1. The minimum time from the burst read command to the burst write command is defined by a read-to-write- turn-around-time, which is 4 clocks in case of BL = 4 operation, 6 clocks in case of BL = 8 operation. Figure 4-23 Seamless burst read operation: RL=5, AL=2, CL=3, BL=4 #### Note: 1. The seamless burst read operation is supported by enabling a read command at every other clock for BL = 4 operation, and every 4 clock for BL =8 operation. This operation is allowed regardless of same or different banks as long as the banks are activated. ## Figure 4-24 Read burst interrupt timing: (CL=3, AL=0, RL=3, BL=8) - 1. Read burst interrupt function is only allowed on burst of 8. Burst interrupt of 4 is prohibited. - 2. Read burst of 8 can only be interrupted by another Read command. Read burst interruption by Write command or Precharge command is prohibited. - Read burst interrupt must occur exactly two clocks after previous Read command. Any other Read burst interrupt timings are prohibited. - 4. Read burst interruption is allowed to any bank inside DRAM. - 5. Read burst with Auto Precharge enabled is not allowed to interrupt. - 6. Read burst interruption is allowed by another Read with Auto Precharge command. - 7. All command timings are referenced to burst length set in the mode register. They are not referenced to actual burst. For example, Minimum Read to Precharge timing is AL+BL/2 where BL is the burst length set in the mode register and not the actual burst (which is shorter because of interrupt). Figure 4-25 Data input (write) timing Figure 4-26 Burst write operation: RL=5 (AL=2, CL=3), WL=4, BL=4 Figure 4-27 Burst write operation: RL=3 (AL=0, CL=3), WL=2, BL=4 Figure 4-28 Burst write followed by burst read: RL=5 (AL=2, CL=3, WL=4, t<sub>WTR</sub>=2, BL=4) #### Note: 1. The minimum number of clock from the burst write command to the burst read command is [CL-1 + BL/2 + twtr]. This twtr is not a write recovery time (twr) but the time required to transfer the 4 bit write data from the input buffer into sense amplifiers in the array. twtr is defined in the timing parameter table of this standard. Figure 4-29 Seamless burst write operation RL=5, WL=4, BL=4 #### Note: 1. The seamless burst write operation is supported by enabling a write command every other clock for BL = 4 operation, every four clocks for BL = 8 operation. This operation is allowed regardless of same or different banks as long as the banks are activated. Figure 4-30 Write burst interrupt timing: (CL=3, AL=0, RL=3, WL=2, BL=8) - 1. Write burst interrupt function is only allowed on burst of 8. Burst interrupt of 4 is prohibited. - 2. Write burst of 8 can only be interrupted by another Write command. Write burst interruption by Read command or Precharge command is prohibited. - 3. Write burst interrupt must occur exactly two clocks after previous Write command. Any other Write burst interrupt timings are prohibited. - 4. Write burst interruption is allowed to any bank inside DRAM. - 5. Write burst with Auto Precharge enabled is not allowed to interrupt. - 6. Write burst interruption is allowed by another Write with Auto Precharge command. - 7. All command timings are referenced to burst length set in the mode register. They are not referenced to actual burst. For example, minimum Write to Precharge timing is WL + BL/2 + tWR where tWR starts with the rising clock after the uninterrupted burst end and not from the end of actual burst end. Figure 4-31 Write data mask # **Data Mask Timing** Data Mask Function, WL=3, AL=0, BL=4 shown Figure 4-32 Burst read operation followed by precharge: (RL=4, AL=1, CL=3, BL=4, t<sub>RTP</sub> ≤2 clocks) Figure 4-33 Burst read operation followed by precharge: (RL=4, AL=1, CL=3, BL=8, t<sub>RTP</sub>≤2 clocks) Figure 4-34 Burst read operation followed by precharge: (RL=5, AL=2, CL=3, BL=4, t<sub>RTP</sub>≤2 clocks) Figure 4-35 Burst read operation followed by precharge: (RL=6, AL=2, CL=4, BL=4, t<sub>RTP</sub>≤2 clocks) Figure 4-36 Burst read operation followed by precharge: (RL=4, AL=0, CL=4, BL=8, t<sub>RTP</sub>>2 clocks) <sup>\*:</sup> rounded to next integer. Figure 4-37 Burst write operation followed by precharge: WL= (RL-1) =3 Figure 4-38 Burst write followed by precharge: WL= (RL-1) =4 Figure 4-39 Burst read operation with auto precharge: (RL=4, AL=1, CL=3, BL=8, t<sub>RTP</sub>≤2 clocks) Figure 4-40 Burst read operation with auto precharge: (RL=4, AL=1, CL=3, BL=4, t<sub>RTP</sub>>2 clocks) Figure 4-41 Burst read operation with auto precharge followed by activation to the same bank ( $t_{RC}$ Limit): RL=5(AL=2, CL=3, internal $t_{RCD}$ =3, BL=4, $t_{RTP}$ $\leq$ 2 clocks) Figure $\overline{\text{4-42 Burst read operation with auto precharge followed by an activation to the same bank (<math>t_{RP}$ Limit): (RL=5 (AL=2, CL=3, internal $t_{RCD}$ =3, BL=4, $t_{RTP}$ \u22e2 clocks) Figure 4-43 Burst write with auto-precharge (t<sub>RC</sub> Limit): WL=2, WR=2, BL=4, t<sub>RP</sub>=3 Figure 4-44. Burst write with auto-precharge (WR+t<sub>RP</sub>): WL=4, WR=2, BL=4, t<sub>RP</sub>=3 Figure 4-45 Refresh command Figure 4-46 Self refresh operation - 1. Device must be in the "All banks idle" state prior to entering Self Refresh mode. - 2. ODT must be turned off t<sub>AOFD</sub> before entering Self Refresh mode, and can be turned on again when t<sub>XSRD</sub> timing is satisfied. - t<sub>XSRD</sub> is applied for Read or a Read with autoprecharge command. t<sub>XSNR</sub> is applied for any command except a Read or a Read with autoprecharge command. Figure 4-47 Basic power down entry and exit timing diagram #### Figure 4-48 CKE intensive environment #### Note: 1. DRAM guarantees all AC and DC timing & voltage specifications and proper DLL operation with intensive CKE operation ## Figure 4-49 CKE intensive environment #### Note: 1. The pattern shown above can repeat over a long period of time. With this pattern, DRAM guarantees all AC and DC timing & voltage specifications and DLL operation with temperature and voltage drift ## Figure 4-50 Read to power-down entry ## Figure 4-51 Read with autoprecharge to power-down entry Figure 4-52 Write to power-down entry Figure 4-53 Write with autoprecharge to power-down entry \*1: WR is programmed through MRS Figure 4-54 Refresh command to power-down entry Figure 4-55 Active command to power-down entry ## Figure 4-56 Precharge/precharge-all command to power-down entry Figure 4-57 MRS/EMRS command to power-down entry Figure 4-58 Asynchronous CKE LOW event Figure 4-59 Clock frequency change in precharge power down mode # 5. PACKAGE DIMENSION (84Ball FBGA, 8x12.5x1.2mm) # . PART NUMBER LOGIC